

# ICM-45686 Datasheet

High Performance Dual-Interface (UI + AUX) 6-Axis MEMS MotionTracking Device

#### **ICM-45686 HIGHLIGHTS**

The ICM-45686 is a high-performance dual interface (UI + AUX) 6-axis MEMS MotionTracking device. It has a configurable host interface that supports I3C<sup>SM</sup>, I<sup>2</sup>C and SPI serial communication, and an AUX interface that supports SPI slave mode for connection to OIS controllers or I<sup>2</sup>C master mode for connection to external sensors. The device features up to 8Kbytes FIFO and 2 programmable interrupts.

The ICM-45686 supports the lowest gyro and accel sensor noise in this IMU class, and has the highest stability against temperature, shock (up to 20,000g) or SMT/bend induced offset as well as immunity against out-of-band vibration induced noise. Other industry-leading features include InvenSense on-chip APEX Motion Processing engine for gesture recognition, activity classification, and pedometer, along with programmable digital filters, and an embedded temperature sensor.

### **FEATURES**

- Gyroscope Noise: 3.8 mdps/√Hz & Accelerometer Noise: 70 µg/√Hz
  - Low-Noise mode 6-axis current consumption of 0.42 mA at 1600Hz
- User selectable Gyro Full-scale range (dps): ±15.625/31.25/62.5/125/250/500/1000/2000 /4000
- User selectable Accelerometer Full-scale range (g): ±2/4/8/16/32
- User configurable internal pull-up/pull-downs included on I/O interfaces to reduce system costs associated with external pull-ups/pulldowns
- User configurable Output Data Rate (ODR) and FIFO Data Rate (FDR)
- User-programmable digital filters for gyro, accel, and temp sensor
- APEX Motion Functions:
  - Pedometer, Tilt Detection,
     Single/Double Tap Detection, Raise
     to Wake, Wake on Motion
  - Free-Fall Detection, Significant
     Motion Detection, Low-G Detection,
     High-G Detection
- Host interface: 12.9 MHz I3C<sup>SM</sup>, 1 MHz I<sup>2</sup>C, 24 MHz SPI

#### **APPLICATIONS**

 Head Mounted Displays; AR/VR Controllers; Wearables; IoT Applications

# **BLOCK DIAGRAM**



# **ORDERING INFORMATION**

| PART         | TEMP RANGE     | PACKAGE    |
|--------------|----------------|------------|
| ICM-45686†   | -40°C to +85°C | 2.5x3mm    |
| ICIVI-430001 | -40 C t0 +85 C | 14-Pin LGA |

Document Number: DS-000489

Rev. Date: 11/25/2023

Revision: 1.1

<sup>†</sup>Denotes RoHS and Green-Compliant Package



# **TABLE OF CONTENTS**

|   | ICM-4  | 45686 Highlights                                                        | 1  |
|---|--------|-------------------------------------------------------------------------|----|
|   | Featu  | ıres                                                                    | 1  |
|   | Appli  | cations                                                                 | 1  |
|   | Block  | Diagram                                                                 | 1  |
|   | Orde   | ring Information                                                        | 1  |
| 1 | Intro  | duction                                                                 | 15 |
|   | 1.1    | Purpose and Scope                                                       | 15 |
|   | 1.2    | Product Overview                                                        | 15 |
|   | 1.3    | Applications                                                            | 15 |
| 2 | Featu  | ıres                                                                    | 16 |
|   | 2.1    | Gyroscope Features                                                      | 16 |
|   | 2.2    | Accelerometer Features                                                  | 16 |
|   | 2.3    | Motion Features                                                         | 16 |
|   | 2.4    | Additional Features                                                     | 17 |
| 3 | Electi | rical Characteristics                                                   | 18 |
|   | 3.1    | Gyroscope Specifications                                                | 18 |
|   | 3.2    | Accelerometer Specifications                                            | 19 |
|   | 3.3    | Electrical Specifications                                               | 20 |
|   | 3.4    | I <sup>2</sup> C Timing Characterization                                | 22 |
|   | 3.5    | SPI Timing Characterization – 4-Wire SPI Mode                           | 24 |
|   | 3.6    | SPI Timing Characterization – 3-Wire SPI Mode                           | 25 |
|   | 3.7    | Absolute Maximum Ratings                                                | 26 |
| 4 | Appli  | cations Information                                                     | 27 |
|   | 4.1    | Pin Out Diagram and Signal Description                                  | 27 |
|   | 4.2    | Typical Operating Circuit (Dual Interface OIS Mode)                     | 31 |
|   | 4.3    | Typical Operating Circuit (Dual Interface I <sup>2</sup> C Master Mode) | 32 |
|   | 4.4    | Typical Operating Circuit (Single Interface Mode)                       | 33 |
|   | 4.5    | Bill of Materials for External Components                               | 34 |
|   | 4.6    | System Block Diagram                                                    | 35 |
|   | 4.7    | Overview                                                                | 35 |
|   | 4.8    | Three-Axis MEMS Gyroscope with 16-bit ADCs and Signal Conditioning      | 36 |
|   | 4.9    | Three-Axis MEMS Accelerometer with 16-bit ADCs and Signal Conditioning  | 36 |
|   | 4.10   | I3C <sup>SM</sup> , I <sup>2</sup> C and SPI Host Interface             | 36 |
|   | 4.11   | I <sup>2</sup> C Master Interface for Connection To External Sensors    | 36 |
|   | 4.12   | SPI Auxiliary Interface for Connection to OIS Controllers               | 36 |
|   | 4.13   | Self-Test                                                               | 37 |



|    | 4.14    | Clocking                                                       | 37 |
|----|---------|----------------------------------------------------------------|----|
|    | 4.15    | Sensor Data Registers                                          | 37 |
|    | 4.16    | Interrupts                                                     | 37 |
|    | 4.17    | Digital-Output Temperature Sensor                              | 37 |
|    | 4.18    | Bias and LDOs                                                  | 37 |
|    | 4.19    | Charge Pump                                                    | 38 |
|    | 4.20    | Standard Power Modes                                           | 38 |
| 5  | FIFO    |                                                                | 39 |
|    | 5.1     | Packet Structure                                               | 39 |
|    | 5.2     | FIFO Header                                                    | 40 |
| 6  | Prograi | mmable Interrupts                                              | 42 |
| 7  | EDMP.   |                                                                | 43 |
| 8  | APEX N  | Notion Functions                                               | 44 |
| 9  | Digital | Interface                                                      | 45 |
|    | 9.1     | I3C <sup>SM</sup> , I <sup>2</sup> C and SPI Serial Interfaces | 45 |
|    | 9.2     | I3C <sup>SM</sup> Interface                                    | 45 |
|    | 9.3     | I <sup>2</sup> C Interface                                     | 48 |
|    | 9.4     | I <sup>2</sup> C Master Interface                              | 48 |
|    | 9.5     | SPI Interface                                                  | 49 |
| 10 | Asseml  | bly                                                            | 50 |
|    | 10.1    | Orientation of Axes                                            | 50 |
|    | 10.2    | Package Dimensions                                             | 51 |
| 11 | Device  | Package In Tape And Reel                                       | 53 |
| 12 | Part Nu | umber Package Marking                                          | 54 |
| 13 | Indirec | t Register Access                                              | 55 |
|    | 13.1    | Host Indirect Access Register (IREG)                           | 55 |
|    | 13.2    | General Rules for Accessing IREG                               | 55 |
|    | 13.3    | Minimum Wait Time-Gap                                          | 55 |
|    | 13.4    | IREG Write                                                     | 55 |
|    | 13.5    | IREG READ                                                      | 56 |
| 14 | Device  | Configuration for Data Endianness                              | 57 |
| 15 | Registe | er Map                                                         | 58 |
|    | 15.1    | User Bank 0 Register Map                                       | 58 |
|    | 15.2    | User Bank IMEM_SRAM Register Map                               | 60 |
|    | 15.3    | User Bank IPREG_BAR Register Map                               | 63 |
|    | 15.4    | User Bank IPREG_TOP1 Register Map                              | 63 |
|    | 15.5    | User Bank IPREG_SYS1 Register Map                              | 65 |



|    | 15.6    | User Bank IPREG_SYS2 Register Map | 66 |
|----|---------|-----------------------------------|----|
| 16 | User Ba | nk 0 Register Map – Descriptions  | 67 |
|    | 16.1    | ACCEL_DATA_X1_UI                  | 67 |
|    | 16.2    | ACCEL_DATA_X0_UI                  | 67 |
|    | 16.3    | ACCEL_DATA_Y1_UI                  | 67 |
|    | 16.4    | ACCEL_DATA_Y0_UI                  | 67 |
|    | 16.5    | ACCEL_DATA_Z1_UI                  | 67 |
|    | 16.6    | ACCEL_DATA_ZO_UI                  | 68 |
|    | 16.7    | GYRO_DATA_X1_UI                   | 68 |
|    | 16.8    | GYRO_DATA_X0_UI                   | 68 |
|    | 16.9    | GYRO_DATA_Y1_UI                   | 68 |
|    | 16.10   | GYRO_DATA_Y0_UI                   | 68 |
|    | 16.11   | GYRO_DATA_Z1_UI                   | 69 |
|    | 16.12   | GYRO_DATA_Z0_UI                   | 69 |
|    | 16.13   | TEMP_DATA1_UI                     | 69 |
|    | 16.14   | TEMP_DATA0_UI                     | 69 |
|    | 16.15   | TMST_FSYNCH                       | 70 |
|    | 16.16   | TMST_FSYNCL                       | 70 |
|    | 16.17   | PWR_MGMT0                         | 70 |
|    | 16.18   | FIFO_COUNT_0                      | 71 |
|    | 16.19   | FIFO_COUNT_1                      | 71 |
|    | 16.20   | FIFO_DATA                         | 71 |
|    | 16.21   | INT1_CONFIG0                      | 72 |
|    | 16.22   | INT1_CONFIG1                      | 74 |
|    | 16.23   | INT1_CONFIG2                      | 75 |
|    | 16.24   | INT1_STATUS0                      | 76 |
|    | 16.25   | INT1_STATUS1                      | 77 |
|    | 16.26   | ACCEL_CONFIGO                     | 78 |
|    | 16.27   | GYRO_CONFIGO                      | 79 |
|    | 16.28   | FIFO_CONFIGO                      | 80 |
|    | 16.29   | FIFO_CONFIG1_0                    | 80 |
|    | 16.30   | FIFO_CONFIG1_1                    | 81 |
|    | 16.31   | FIFO_CONFIG2                      | 81 |
|    | 16.32   | FIFO_CONFIG3                      | 82 |
|    | 16.33   | FIFO_CONFIG4                      | 83 |
|    | 16.34   | TMST_WOM_CONFIG                   | 84 |
|    | 16.35   | FSYNC_CONFIGO                     | 85 |



| 16.36 | FSYNC_CONFIG1             | 85  |
|-------|---------------------------|-----|
| 16.37 | RTC_CONFIG                | 86  |
| 16.38 | DMP_EXT_SEN_ODR_CFG       | 86  |
| 16.39 | ODR_DECIMATE_CONFIG       | 87  |
| 16.40 | EDMP_APEX_EN0             | 88  |
| 16.41 | EDMP_APEX_EN1             | 88  |
| 16.42 | APEX_BUFFER_MGMT          | 89  |
| 16.43 | INTF_CONFIG0              | 90  |
| 16.44 | INTF_CONFIG1_OVRD         | 91  |
| 16.45 | INTF_AUX_CONFIG           | 91  |
| 16.46 | IOC_PAD_SCENARIO          | 92  |
| 16.47 | IOC_PAD_SCENARIO_AUX_OVRD | 92  |
| 16.48 | DRIVE_CONFIG0             | 93  |
| 16.49 | DRIVE_CONFIG1             | 94  |
| 16.50 | DRIVE_CONFIG2             | 94  |
| 16.51 | REG_MISC1                 | 95  |
| 16.52 | INT_APEX_CONFIG0          | 95  |
| 16.53 | INT_APEX_CONFIG1          | 96  |
| 16.54 | INT_APEX_STATUS0          | 97  |
| 16.55 | INT_APEX_STATUS1          | 97  |
| 16.56 | ACCEL_DATA_X1_AUX1        | 98  |
| 16.57 | ACCEL_DATA_X0_AUX1        | 98  |
| 16.58 | ACCEL_DATA_Y1_AUX1        | 98  |
| 16.59 | ACCEL_DATA_Y0_AUX1        | 98  |
| 16.60 | ACCEL_DATA_Z1_AUX1        | 98  |
| 16.61 | ACCEL_DATA_Z0_AUX1        | 99  |
| 16.62 | GYRO_DATA_X1_AUX1         | 99  |
| 16.63 | GYRO_DATA_X0_AUX1         | 99  |
| 16.64 | GYRO_DATA_Y1_AUX1         | 99  |
| 16.65 | GYRO_DATA_Y0_AUX1         | 99  |
| 16.66 | GYRO_DATA_Z1_AUX1         | 100 |
| 16.67 | GYRO_DATA_Z0_AUX1         | 100 |
| 16.68 | TEMP_DATA1_AUX1           | 100 |
| 16.69 | TEMP_DATA0_AUX1           | 100 |
| 16.70 | TMST_FSYNCH_AUX1          | 100 |
| 16.71 | TMST_FSYNCL_AUX1          | 101 |
| 16.72 | PWR_MGMT_AUX1             | 101 |



|    | 16.73   | FS_SEL_AUX1                              | 101 |
|----|---------|------------------------------------------|-----|
|    | 16.74   | INT2_CONFIG0                             | 102 |
|    | 16.75   | INT2_CONFIG1                             | 104 |
|    | 16.76   | INT2_CONFIG2                             | 105 |
|    | 16.77   | INT2_STATUS0                             | 106 |
|    | 16.78   | INT2_STATUS1                             | 107 |
|    | 16.79   | WHO_AM_I                                 | 107 |
|    | 16.80   | REG_HOST_MSG                             | 108 |
|    | 16.81   | IREG_ADDR_15_8                           | 108 |
|    | 16.82   | IREG_ADDR_7_0                            | 108 |
|    | 16.83   | IREG_DATA                                | 108 |
|    | 16.84   | REG_MISC2                                | 109 |
| 17 | User Ba | nk IMEM_SRAM Register Map – Descriptions | 110 |
|    | 17.1    | IMEM_SRAM_REG_0                          | 110 |
|    | 17.2    | IMEM_SRAM_REG_1                          | 110 |
|    | 17.3    | IMEM_SRAM_REG_2                          | 110 |
|    | 17.4    | IMEM_SRAM_REG_3                          | 110 |
|    | 17.5    | IMEM_SRAM_REG_4                          | 111 |
|    | 17.6    | IMEM_SRAM_REG_5                          | 111 |
|    | 17.7    | IMEM_SRAM_REG_6                          | 111 |
|    | 17.8    | IMEM_SRAM_REG_7                          | 111 |
|    | 17.9    | IMEM_SRAM_REG_8                          | 112 |
|    | 17.10   | IMEM_SRAM_REG_9                          | 112 |
|    | 17.11   | IMEM_SRAM_REG_10                         | 112 |
|    | 17.12   | IMEM_SRAM_REG_11                         | 112 |
|    | 17.13   | IMEM_SRAM_REG_56                         | 113 |
|    | 17.14   | IMEM_SRAM_REG_57                         | 113 |
|    | 17.15   | IMEM_SRAM_REG_64                         | 114 |
|    | 17.16   | IMEM_SRAM_REG_68                         | 114 |
|    | 17.17   | IMEM_SRAM_REG_92                         | 115 |
|    | 17.18   | IMEM_SRAM_REG_96                         | 115 |
|    | 17.19   | IMEM_SRAM_REG_97                         | 115 |
|    | 17.20   | IMEM_SRAM_REG_98                         | 115 |
|    | 17.21   | IMEM_SRAM_REG_99                         | 116 |
|    | 17.22   | IMEM_SRAM_REG_100                        | 116 |
|    | 17.23   | IMEM_SRAM_REG_101                        |     |
|    | 17.24   | IMEM_SRAM_REG_102                        | 116 |



| 17.25 | IMEM_SRAM_REG_103 | 116 |
|-------|-------------------|-----|
| 17.26 | IMEM_SRAM_REG_104 | 117 |
| 17.27 | IMEM_SRAM_REG_105 | 117 |
| 17.28 | IMEM_SRAM_REG_106 | 117 |
| 17.29 | IMEM_SRAM_REG_107 | 117 |
| 17.30 | IMEM_SRAM_REG_136 | 118 |
| 17.31 | IMEM_SRAM_REG_137 | 118 |
| 17.32 | IMEM_SRAM_REG_138 | 118 |
| 17.33 | IMEM_SRAM_REG_139 | 118 |
| 17.34 | IMEM_SRAM_REG_141 | 119 |
| 17.35 | IMEM_SRAM_REG_142 | 119 |
| 17.36 | IMEM_SRAM_REG_143 | 119 |
| 17.37 | IMEM_SRAM_REG_144 | 119 |
| 17.38 | IMEM_SRAM_REG_146 | 120 |
| 17.39 | IMEM_SRAM_REG_154 | 120 |
| 17.40 | IMEM_SRAM_REG_155 | 120 |
| 17.41 | IMEM_SRAM_REG_156 | 120 |
| 17.42 | IMEM_SRAM_REG_157 | 121 |
| 17.43 | IMEM_SRAM_REG_159 | 121 |
| 17.44 | IMEM_SRAM_REG_160 | 121 |
| 17.45 | IMEM_SRAM_REG_182 | 121 |
| 17.46 | IMEM_SRAM_REG_185 | 122 |
| 17.47 | IMEM_SRAM_REG_186 | 122 |
| 17.48 | IMEM_SRAM_REG_196 | 122 |
| 17.49 | IMEM_SRAM_REG_197 | 122 |
| 17.50 | IMEM_SRAM_REG_198 | 123 |
| 17.51 | IMEM_SRAM_REG_199 | 123 |
| 17.52 | IMEM_SRAM_REG_288 | 123 |
| 17.53 | IMEM_SRAM_REG_289 | 124 |
| 17.54 | IMEM_SRAM_REG_290 | 124 |
| 17.55 | IMEM_SRAM_REG_291 | 124 |
| 17.56 | IMEM_SRAM_REG_292 | 124 |
| 17.57 | IMEM_SRAM_REG_293 | 125 |
| 17.58 | IMEM_SRAM_REG_294 | 125 |
| 17.59 | IMEM_SRAM_REG_295 | 125 |
| 17.60 | IMEM_SRAM_REG_296 | 125 |
| 17.61 | IMEM_SRAM_REG_297 | 126 |



| 17.62 | IMEM_SRAM_REG_298 | 126 |
|-------|-------------------|-----|
| 17.63 | IMEM_SRAM_REG_299 | 126 |
| 17.64 | IMEM_SRAM_REG_304 | 127 |
| 17.65 | IMEM_SRAM_REG_305 | 127 |
| 17.66 | IMEM_SRAM_REG_306 | 127 |
| 17.67 | IMEM_SRAM_REG_307 | 127 |
| 17.68 | IMEM_SRAM_REG_308 | 128 |
| 17.69 | IMEM_SRAM_REG_309 | 128 |
| 17.70 | IMEM_SRAM_REG_316 | 128 |
| 17.71 | IMEM_SRAM_REG_317 | 128 |
| 17.72 | IMEM_SRAM_REG_318 | 129 |
| 17.73 | IMEM_SRAM_REG_319 | 129 |
| 17.74 | IMEM_SRAM_REG_320 | 129 |
| 17.75 | IMEM_SRAM_REG_321 | 129 |
| 17.76 | IMEM_SRAM_REG_392 | 130 |
| 17.77 | IMEM_SRAM_REG_393 | 130 |
| 17.78 | IMEM_SRAM_REG_400 | 130 |
| 17.79 | IMEM_SRAM_REG_401 | 131 |
| 17.80 | IMEM_SRAM_REG_402 | 131 |
| 17.81 | IMEM_SRAM_REG_403 | 131 |
| 17.82 | IMEM_SRAM_REG_404 | 132 |
| 17.83 | IMEM_SRAM_REG_405 | 132 |
| 17.84 | IMEM_SRAM_REG_406 | 132 |
| 17.85 | IMEM_SRAM_REG_540 | 133 |
| 17.86 | IMEM_SRAM_REG_541 | 133 |
| 17.87 | IMEM_SRAM_REG_542 | 133 |
| 17.88 | IMEM_SRAM_REG_543 | 134 |
| 17.89 | IMEM_SRAM_REG_544 | 134 |
| 17.90 | IMEM_SRAM_REG_545 | 134 |
| 17.91 | IMEM_SRAM_REG_546 | 135 |
| 17.92 | IMEM_SRAM_REG_547 | 135 |
| 17.93 | IMEM_SRAM_REG_548 | 135 |
| 17.94 | IMEM_SRAM_REG_549 | 136 |
| 17.95 | IMEM_SRAM_REG_550 | 136 |
| 17.96 | IMEM_SRAM_REG_551 | 136 |
| 17.97 | IMEM_SRAM_REG_556 | 137 |
| 17.98 | IMEM_SRAM_REG_557 | 137 |



| 17.99  | IMEM_SRAM_REG_558  | 137 |
|--------|--------------------|-----|
| 17.100 | IMEM_SRAM_REG_559  | 138 |
| 17.101 | IMEM_SRAM_REG_560  | 138 |
| 17.102 | IMEM_SRAM_REG_561  | 138 |
| 17.103 | IMEM_SRAM_REG_562  | 139 |
| 17.104 | IMEM_SRAM_REG_563  | 139 |
| 17.105 | IMEM_SRAM_REG_564  | 139 |
| 17.106 | IMEM_SRAM_REG_565  | 140 |
| 17.107 | IMEM_SRAM_REG_566  | 140 |
| 17.108 | IMEM_SRAM_REG_567  | 140 |
| 17.109 | IMEM_SRAM_REG_568  | 141 |
| 17.110 | IMEM_SRAM_REG_569  | 141 |
| 17.111 | IMEM_SRAM_REG_570  | 141 |
| 17.112 | IMEM_SRAM_REG_571  | 142 |
| 17.113 | IMEM_SRAM_REG_572  | 142 |
| 17.114 | IMEM_SRAM_REG_573  | 142 |
| 17.115 | IMEM_SRAM_REG_574  | 143 |
| 17.116 | IMEM_SRAM_REG_575  | 143 |
| 17.117 | IMEM_SRAM_REG_576  | 143 |
| 17.118 | IMEM_SRAM_REG_577  | 144 |
| 17.119 | IMEM_SRAM_REG_578  | 144 |
| 17.120 | IMEM_SRAM_REG_579  | 144 |
| 17.121 | IMEM_SRAM_REG_580  | 145 |
| 17.122 | IMEM_SRAM_REG_581  | 145 |
| 17.123 | IMEM_SRAM_REG_582  | 145 |
| 17.124 | IMEM_SRAM_REG_583  | 146 |
| 17.125 | IMEM_SRAM_REG_584  | 146 |
| 17.126 | IMEM_SRAM_REG_585  | 146 |
| 17.127 | IMEM_SRAM_REG_586  | 147 |
| 17.128 | IMEM_SRAM_REG_587  | 147 |
| 17.129 | IMEM_SRAM_REG_988  | 147 |
| 17.130 | IMEM_SRAM_REG_989  | 148 |
| 17.131 | IMEM_SRAM_REG_990  | 148 |
| 17.132 | IMEM_SRAM_REG_991  | 148 |
| 17.133 | IMEM_SRAM_REG_994  | 149 |
| 17.134 | IMEM_SRAM_REG_995  | 149 |
| 17.135 | IMEM_SRAM_REG_1000 | 149 |



|    | 17.136  | IMEM_SRAM_REG_1001                        | 150 |
|----|---------|-------------------------------------------|-----|
|    | 17.137  | IMEM_SRAM_REG_1002                        | 150 |
|    | 17.138  | IMEM_SRAM_REG_1003                        | 150 |
|    | 17.139  | IMEM_SRAM_REG_1004                        | 151 |
|    | 17.140  | IMEM_SRAM_REG_1008                        | 151 |
|    | 17.141  | IMEM_SRAM_REG_1009                        | 151 |
|    | 17.142  | IMEM_SRAM_REG_1010                        | 152 |
|    | 17.143  | IMEM_SRAM_REG_1011                        | 152 |
|    | 17.144  | IMEM_SRAM_REG_1016                        | 152 |
|    | 17.145  | IMEM_SRAM_REG_1017                        | 153 |
|    | 17.146  | IMEM_SRAM_REG_1018                        | 153 |
|    | 17.147  | IMEM_SRAM_REG_1019                        | 153 |
|    | 17.148  | IMEM_SRAM_REG_1042                        | 154 |
|    | 17.149  | IMEM_SRAM_REG_1168 to IMEM_SRAM_REG_1203  | 154 |
| 18 | User Ba | nk IPREG_BAR Register Map – Descriptions  | 155 |
|    | 18.1    | IPREG_BAR_REG_57                          | 155 |
|    | 18.2    | IPREG_BAR_REG_58                          | 156 |
|    | 18.3    | IPREG_BAR_REG_59                          | 157 |
|    | 18.4    | IPREG_BAR_REG_60                          | 158 |
|    | 18.5    | IPREG_BAR_REG_61                          | 159 |
|    | 18.6    | IPREG_BAR_REG_62                          | 160 |
| 19 | User Ba | nk IPREG_TOP1 Register Map – Descriptions | 161 |
|    | 19.1    | I2CM_COMMAND_0                            | 161 |
|    | 19.2    | I2CM_COMMAND_1                            | 162 |
|    | 19.3    | I2CM_COMMAND_2                            | 163 |
|    | 19.4    | I2CM_COMMAND_3                            | 164 |
|    | 19.5    | I2CM_DEV_PROFILE0                         | 165 |
|    | 19.6    | I2CM_DEV_PROFILE1                         | 165 |
|    | 19.7    | I2CM_DEV_PROFILE2                         | 165 |
|    | 19.8    | I2CM_DEV_PROFILE3                         | 165 |
|    | 19.9    | I2CM_CONTROL                              | 166 |
|    | 19.10   | I2CM_STATUS                               | 166 |
|    | 19.11   | I2CM_EXT_DEV_STATUS                       | 167 |
|    | 19.12   | I2CM_RD_DATA0                             | 167 |
|    | 19.13   | I2CM_RD_DATA1                             | 168 |
|    | 19.14   | I2CM_RD_DATA2                             | 168 |
|    | 19.15   | I2CM_RD_DATA3                             | 168 |



| 19.16 | I2CM_RD_DATA4          | 169 |
|-------|------------------------|-----|
| 19.17 | I2CM_RD_DATA5          | 169 |
| 19.18 | I2CM_RD_DATA6          | 169 |
| 19.19 | I2CM_RD_DATA7          | 170 |
| 19.20 | I2CM_RD_DATA8          | 170 |
| 19.21 | I2CM_RD_DATA9          | 170 |
| 19.22 | I2CM_RD_DATA10         | 171 |
| 19.23 | I2CM_RD_DATA11         | 171 |
| 19.24 | I2CM_RD_DATA12         | 171 |
| 19.25 | I2CM_RD_DATA13         | 172 |
| 19.26 | I2CM_RD_DATA14         | 172 |
| 19.27 | I2CM_RD_DATA15         | 172 |
| 19.28 | I2CM_RD_DATA16         | 173 |
| 19.29 | I2CM_RD_DATA17         | 173 |
| 19.30 | I2CM_RD_DATA18         | 173 |
| 19.31 | I2CM_RD_DATA19         | 174 |
| 19.32 | I2CM_RD_STATUS20       | 174 |
| 19.33 | I2CM_WR_DATA0          | 174 |
| 19.34 | I2CM_WR_DATA1          | 174 |
| 19.35 | I2CM_WR_DATA2          | 175 |
| 19.36 | I2CM_WR_DATA3          | 175 |
| 19.37 | I2CM_WR_DATA4          | 175 |
| 19.38 | I2CM_WR_DATA5          | 175 |
| 19.39 | SIFS_IXC_ERROR_STATUS  | 176 |
| 19.40 | EDMP_PRGRM_IRQ0_0      | 176 |
| 19.41 | EDMP_PRGRM_IRQ0_1      | 176 |
| 19.42 | EDMP_PRGRM_IRQ1_0      | 177 |
| 19.43 | EDMP_PRGRM_IRQ1_1      | 177 |
| 19.44 | EDMP_PRGRM_IRQ2_0      | 177 |
| 19.45 | EDMP_PRGRM_IRQ2_1      | 177 |
| 19.46 | EDMP_SP_START_ADDR     | 178 |
| 19.47 | SMC_CONTROL_0          | 178 |
| 19.48 | SMC_CONTROL_1          | 179 |
| 19.49 | STC_CONFIG             | 179 |
| 19.50 | SREG_CTRL              | 180 |
| 19.51 | SIFS_I3C_STC_CFG       | 180 |
| 19.52 | INT_PULSE_MIN_ON_INTF0 | 180 |



|    | 19.53   | INT_PULSE_MIN_ON_INTF1                    | 181 |
|----|---------|-------------------------------------------|-----|
|    | 19.54   | INT_PULSE_MIN_OFF_INTF0                   | 181 |
|    | 19.55   | INT_PULSE_MIN_OFF_INTF1                   | 181 |
|    | 19.56   | ISR_0_7                                   | 182 |
|    | 19.57   | ISR_8_15                                  | 182 |
|    | 19.58   | ISR_16_23                                 | 183 |
|    | 19.59   | STATUS_MASK_PIN_0_7                       | 183 |
|    | 19.60   | STATUS_MASK_PIN_8_15                      | 184 |
|    | 19.61   | STATUS_MASK_PIN_16_23                     | 185 |
|    | 19.62   | INT_I2CM_SOURCE                           | 185 |
|    | 19.63   | ACCEL_WOM_X_THR                           | 185 |
|    | 19.64   | ACCEL_WOM_Y_THR                           | 186 |
|    | 19.65   | ACCEL_WOM_Z_THR                           | 186 |
|    | 19.66   | SELFTEST                                  | 187 |
|    | 19.67   | IPREG_MISC                                | 187 |
|    | 19.68   | SW_PLL1_TRIM                              | 188 |
|    | 19.69   | FIFO_SRAM_SLEEP                           | 188 |
| 20 | User Ba | nk IPREG_SYS1 Register Map – Descriptions | 189 |
|    | 20.1    | IPREG_SYS1_REG_42                         | 189 |
|    | 20.2    | IPREG_SYS1_REG_43                         | 189 |
|    | 20.3    | IPREG_SYS1_REG_56                         | 189 |
|    | 20.4    | IPREG_SYS1_REG_57                         | 189 |
|    | 20.5    | IPREG_SYS1_REG_70                         | 190 |
|    | 20.6    | IPREG_SYS1_REG_71                         | 190 |
|    | 20.7    | IPREG_SYS1_REG_166                        | 190 |
|    | 20.8    | IPREG_SYS1_REG_168                        | 190 |
|    | 20.9    | IPREG_SYS1_REG_170                        | 191 |
|    | 20.10   | IPREG_SYS1_REG_171                        | 192 |
|    | 20.11   | IPREG_SYS1_REG_172                        | 192 |
| 21 | User Ba | nk IPREG_SYS2 Register Map – Descriptions | 193 |
|    | 21.1    | IPREG_SYS2_REG_24                         | 193 |
|    | 21.2    | IPREG_SYS2_REG_25                         | 193 |
|    | 21.3    | IPREG_SYS2_REG_32                         | 193 |
|    | 21.4    | IPREG_SYS2_REG_33                         | 193 |
|    | 21.5    | IPREG_SYS2_REG_40                         | 194 |
|    | 21.6    | IPREG_SYS2_REG_41                         | 194 |
|    | 21.7    | IPREG_SYS2_REG_123                        | 194 |
|    |         |                                           |     |





|    | 21.8    | IPREG SYS2 REG 129 | 195 |
|----|---------|--------------------|-----|
|    | 21.9    | IPREG_SYS2_REG_130 |     |
|    | 21.10   | IPREG_SYS2_REG_131 |     |
|    | 21.11   | IPREG_SYS2_REG_132 | 196 |
| 22 | Referer | nce                | 197 |
| 23 | Revisio | n History          | 198 |



# **TABLE OF FIGURES**

| Figure 1. I <sup>2</sup> C Bus Timing Diagram                                                                                                  | 23 |
|------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2. 4-Wire SPI Bus Timing Diagram                                                                                                        | 24 |
| Figure 3. 3-Wire SPI Bus Timing Diagram                                                                                                        | 25 |
| Figure 4. Pin Out Diagram for ICM-45686 2.5x3.0x0.81 mm LGA                                                                                    | 31 |
| Figure 5. ICM-45686 Application Schematic Dual Interface OIS Mode (I3C <sup>SM</sup> / I <sup>2</sup> C Interface to Host)                     |    |
| Figure 6. ICM-45686 Application Schematic Dual Interface OIS Mode (SPI Interface to Host)                                                      | 32 |
| Figure 7. ICM-45686 Application Schematic Dual Interface I <sup>2</sup> C Master Mode (I3C <sup>SM</sup> / I <sup>2</sup> C Interface to Host) | 32 |
| Figure 8. ICM-45686 Application Schematic Dual Interface I <sup>2</sup> C Master Mode (SPI Interface to Host)                                  | 33 |
| Figure 9. ICM-45686 Application Schematic Single Interface Mode (I3C <sup>SM</sup> / I <sup>2</sup> C Interface to Host)                       | 33 |
| Figure 10. ICM-45686 Application Schematic Single Interface Mode (SPI Interface to Host)                                                       | 34 |
| Figure 11. ICM-45686 System Block Diagram                                                                                                      | 35 |
| Figure 12. Typical SPI Master/Slave Configuration                                                                                              | 49 |
| Figure 13. Orientation of Axes of Sensitivity and Polarity of Rotation                                                                         | 50 |
| Figure 14. ICM-45686 Device Package in Tape and Reel                                                                                           | 53 |
| Figure 15. Tape Dimensions with ICM-45686 Device Package                                                                                       | 53 |
| TABLE OF TABLES                                                                                                                                |    |
| Table 1. Gyroscope Specifications                                                                                                              | 18 |
| Table 2. Accelerometer Specifications                                                                                                          | 19 |
| Table 3. D.C. Electrical Characteristics                                                                                                       | 20 |
| Table 4. A.C. Electrical Characteristics                                                                                                       | 21 |
| Table 5. I <sup>2</sup> C Host Interface Timing Characteristics                                                                                | 22 |
| Table 6. I <sup>2</sup> C Master Interface Timing Characteristics                                                                              | 22 |
| Table 7. 4-Wire SPI Timing Characteristics                                                                                                     | 24 |
| Table 8. 3-Wire SPI Timing Characteristics                                                                                                     | 25 |
| Table 9. Absolute Maximum Ratings                                                                                                              | 26 |
| Table 10. Signal Descriptions                                                                                                                  |    |
| Table 11. Bill of Materials                                                                                                                    |    |
| Table 12. Standard Power Modes for ICM-45686                                                                                                   |    |
| Table 13. I3C <sup>SM</sup> CCC Commands                                                                                                       | 48 |



# 1 INTRODUCTION

### 1.1 PURPOSE AND SCOPE

This document is a product specification, providing a description, specifications, and design related information on the ICM-45686 Dual-Interface MotionTracking device. The device is housed in a small 2.5x3x0.81 mm 14-pin LGA package.

### 1.2 PRODUCT OVERVIEW

The ICM-45686 is a 6-axis MotionTracking device with a main interface for UI and an AUX interface that supports SPI slave mode for connection to OIS controllers or I<sup>2</sup>C master mode for connection to external sensors. It combines a 3-axis gyroscope, and a 3-axis accelerometer in a small 2.5x3x0.81 mm (14-pin LGA) package. The device supports independent data paths for UI and the auxiliary interface, with independent control for full-scale range (FSR) and output data rate (ODR).

ICM-45686 also features up to 8Kbytes FIFO that can lower the traffic on the serial bus interface, and reduce power consumption by allowing the system processor to burst read sensor data and then go into a low-power mode. ICM-45686, with its 6-axis integration, enables manufacturers to eliminate the costly and complex selection, qualification, and system level integration of discrete devices, guaranteeing optimal motion performance for consumers.

The gyroscope supports eight independently programmable full-scale range settings from  $\pm 15.625$  dps to  $\pm 4000$  dps for the UI path and the auxiliary path, and the accelerometer supports four independently programmable full-scale range settings from  $\pm 2g$  to  $\pm 32g$  for the UI path and the auxiliary path.

Other industry-leading features include on-chip 16-bit ADCs, programmable digital filters, an embedded temperature sensor, and programmable interrupts. The device features I3C<sup>SM</sup>, I<sup>2</sup>C and SPI serial interfaces, a VDD operating range of 1.71V to 3.6V, and a separate VDDIO operating range of 1.08V to 3.6V.

The host interface can be configured to support I3C<sup>SM</sup> slave, I<sup>2</sup>C slave, or SPI slave modes. The I3C<sup>SM</sup> interface supports speeds up to 12.9MHz (data rates up to 12.9Mbps in SDR mode, 25.8Mbps in DDR mode), the I<sup>2</sup>C interface supports speeds up to 1MHz, and the SPI interface supports speeds up to 24MHz.

User configurable internal pull-up/pull-downs are included on I/O interfaces to reduce system costs associated with external pull-ups/pull-downs.

By leveraging its patented and volume-proven CMOS-MEMS fabrication platform, which integrates MEMS wafers with companion CMOS electronics through wafer-level bonding, TDK InvenSense has driven the package size down to a footprint and thickness of 2.5x3x0.81 mm (14-pin LGA), to provide a very small yet high performance low cost package. The device provides high robustness by supporting 20,000g shock reliability.

#### 1.3 APPLICATIONS

- Head Mounted Displays
- AR/VR Controllers
- Wearables
- IoT Applications



# 2 FEATURES

# 2.1 GYROSCOPE FEATURES

The triple-axis MEMS gyroscope in the ICM-45686 includes a wide range of features:

- Digital-output X-, Y-, and Z-axis angular rate sensors (gyroscopes) with independently programmable full-scale range of ±15.625, ±31.25, ±62.5, ±125, ±250, ±500, ±1000, ±2000 and ±4000 degrees/sec c for UI and auxiliary path
- Low Noise (LN) and Low Power (LP) power modes support
- Digitally-programmable low-pass filters
- Self-test

### 2.2 ACCELEROMETER FEATURES

The triple-axis MEMS accelerometer in ICM-45686 includes a wide range of features:

- Digital-output X-, Y-, and Z-axis accelerometer with independently programmable full-scale range of ±2g, ±4g, ±8g, ±16g and ±32g for UI and auxiliary path
- Low Noise (LN) and Low Power (LP) power modes support
- User-programmable interrupts
- Wake-on-motion interrupt for low power operation of applications processor
- Self-test

#### 2.3 MOTION FEATURES

ICM-45686 includes the following motion features, also known as APEX (**A**dvanced **P**edometer and **E**vent Detection – ne**X**t gen)

- Pedometer: Tracks Step Count, also issues Step Detect interrupt.
- Tilt Detection: Issues an interrupt when the Tilt angle exceeds 35° for more than a programmable time.
- Raise to Wake/Sleep: Gesture detection for wake and sleep events. Interrupt is issued when either of these two events are detected.
- Single Tap / Double Tap Detection: Issues an interrupt when a tap is detected, along with the tap type.
- Wake on Motion: Detects motion when accelerometer data exceeds a programmable threshold.
- Freefall Detection: Triggers an interrupt when device freefall is detected and outputs freefall duration.
- Significant Motion Detection: Detects significant motion based on accelerometer data.
- Low-G Detection: Triggers an interrupt when absolute value of accelerometer combined axis falls below a programmable threshold and stays below the threshold for a programmable time.
- High-G Detection: Triggers an interrupt when absolute value of accelerometer goes above a
  programmable threshold and stays above the threshold for a programmable time.



#### 2.4 ADDITIONAL FEATURES

ICM-45686 includes the following additional features:

- External clock input supports highly accurate clock input from 20kHz to 40kHz, helps to reduce system level sensitivity error, improve orientation measurement from gyroscope data, reduce ODR sensitivity to temperature and device to device variation
- Up to 8Kbytes FIFO buffer enables the applications processor to read the data in bursts, default FIFO size is 2Kbytes, user can extend it up to 8kByte by disabling APEX functions
- EDMP Enhanced Digital Motion Processor for implementing motion algorithms
- 20-bits data format support in FIFO for high-data resolution
- User-programmable digital filters for gyroscope, accelerometer, and temperature sensor
- Main interface: 12.9MHz I3C<sup>SM</sup> (data rates up to 12.9Mbps in SDR mode, 25.8Mbps in DDR mode) / 1 MHz
   I<sup>2</sup>C / 24 MHz SPI slave host interface
- Auxiliary interface: 400 kHz I<sup>2</sup>C master
- User configurable internal pull-up/pull-downs included on I/O interfaces to reduce system costs associated with external pull-ups/pull-downs
- User configurable Output Data Rate (ODR) and FIFO Data Rate (FDR)
- Digital-output temperature sensor
- Smallest and thinnest LGA package for portable devices: 2.5x3x0.81 mm (14-pin LGA)
- 20,000 *g* shock tolerant
- MEMS structure hermetically sealed and bonded at wafer level
- RoHS and Green compliant



#### **ELECTRICAL CHARACTERISTICS** 3

#### 3.1 **GYROSCOPE SPECIFICATIONS**

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8V, T<sub>A</sub>=25°C, unless otherwise noted.

| PARAMETER                                  | CONDITIONS                                | MIN    | TYP     | MAX  | UNITS     | NOTES |
|--------------------------------------------|-------------------------------------------|--------|---------|------|-----------|-------|
|                                            | GYROSCOPE SENSITIVITY                     |        |         |      |           |       |
|                                            | GYRO_UI_FS_SEL =0; GYRO_AUX1_FS_SEL =0    |        | ±4000   |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =1; GYRO_AUX1_FS_SEL =1    |        | ±2000   |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =2; GYRO_AUX1_FS_SEL =2    |        | ±1000   |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =3; GYRO_AUX1_FS_SEL =3    |        | ±500    |      | º/s       | 3     |
| Full-Scale Range                           | GYRO_UI_FS_SEL =4; GYRO_AUX1_FS_SEL =4    |        | ±250    |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =5; GYRO_AUX1_FS_SEL =5    |        | ±125    |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =6; GYRO_AUX1_FS_SEL =6    |        | ±62.5   |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =7; GYRO_AUX1_FS_SEL =7    |        | ±31.25  |      | º/s       | 3     |
|                                            | GYRO_UI_FS_SEL =8; GYRO_AUX1_FS_SEL =8    |        | ±15.625 |      | º/s       | 3     |
| Gyroscope ADC Word Length                  | Output in two's complement format         |        | 16      |      | bits      | 3, 6  |
|                                            | GYRO_UI_FS_SEL =0; GYRO_AUX1_FS_SEL =0    |        | 8.2     |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =1; GYRO_AUX1_FS_SEL =1    |        | 16.4    |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =2; GYRO_AUX1_FS_SEL =2    |        | 32.8    |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =3; GYRO_AUX1_FS_SEL =3    |        | 65.5    |      | LSB/(º/s) | 3     |
| Sensitivity Scale Factor                   | GYRO_UI_FS_SEL =4; GYRO_AUX1_FS_SEL =4    |        | 131     |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =5; GYRO_AUX1_FS_SEL =5    |        | 262     |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =6; GYRO_AUX1_FS_SEL =6    |        | 524.3   |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =7; GYRO_AUX1_FS_SEL =7    |        | 1048.6  |      | LSB/(º/s) | 3     |
|                                            | GYRO_UI_FS_SEL =8; GYRO_AUX1_FS_SEL =8    |        | 2097.2  |      | LSB/(º/s) | 3     |
| 6 22 6 1 5 1 22 1 7 1                      | Component-level, 25°C                     |        | ±0.2    |      | %         | 2     |
| Sensitivity Scale Factor Initial Tolerance | Board-level, 25°C                         |        | ±0.8    |      | %         | 1, 9  |
| Sensitivity Change vs. Temperature         | -40°C to +85°C, board-level               |        | ±0.01   |      | %/°C      | 1, 9  |
| Nonlinearity                               | Best fit straight line; board-level, 25°C |        | ±0.05   |      | %         | 1, 9  |
| Cross-Axis Sensitivity                     | Board-level                               |        | ±0.2    |      | %         | 1, 9  |
|                                            | ZERO-RATE OUTPUT (ZRO)                    | •      | •       |      |           | •     |
| laiti-1700 T-1-1-1-                        | Component-level, 25°C                     |        | ±0.3    |      | º/s       | 2     |
| Initial ZRO Tolerance                      | Board-level, 25°C                         |        | ±0.4    |      | º/s       | 1, 9  |
| ZRO Change vs. Temperature                 | -40°C to +85°C, board-level               |        | ±0.005  |      | º/s/ºC    | 1, 9  |
|                                            | OTHER PARAMETERS                          |        |         |      |           |       |
| Rate Noise Spectral Density                | @ 10 Hz, 25°C                             |        | 0.0038  |      | º/s /√Hz  | 2, 4  |
| Total RMS Noise                            | Bandwidth = 100 Hz                        |        | 0.038   |      | º/s-rms   | 4, 5  |
| Gyroscope Mechanical Frequencies           |                                           |        | 29.7    |      | kHz       | 2     |
| Gyroscope Start-Up Time                    | Time from gyro enable to gyro drive ready |        | 35      |      | ms        | 1, 7  |
| Output Data Rate                           | Low Noise Mode (LNM)                      | 12.5   |         | 6400 | Hz        | 3     |
| <u> </u>                                   | Low Power Mode (LPM)                      | 1.5625 |         | 400  | Hz        | 3     |

**Table 1. Gyroscope Specifications** 

- Derived from validation or characterization of parts, not tested in production.

  Tested in production.

  Guaranteed by design.

  Noise specifications shown are for low-noise mode.

  Calculated from Rate Noise Spectral Density.

  2-bits data Format supported in FiFo, See section 5.

  Measurement conditions: Gyroscope ODR = 6400Hz; Register field GYRO\_UI\_LPFBW\_SEL set to 000 (low pass filter bypassed.

  AUXL output is feat at 6.4Hz ODR IMM.

  Board-level specs performance depends on specific board design of TDK-inverSense test boards and may not be directly reproducible with other board designs.



#### 3.2 **ACCELEROMETER SPECIFICATIONS**

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| PARAMETER                             | METER CONDITIONS                               |        | TYP    | MAX  | UNITS           | NOTES |  |  |  |  |
|---------------------------------------|------------------------------------------------|--------|--------|------|-----------------|-------|--|--|--|--|
| ACCELEROMETER SENSITIVITY             |                                                |        |        |      |                 |       |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 0; ACCEL_AUX1_FS_SEL = 0     |        | ±32    |      | g               | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 1; ACCEL_AUX1_FS_SEL = 1     |        | ±16    |      | g               | 3     |  |  |  |  |
| Full-Scale Range                      | ACCEL_UI_FS_SEL = 2; ACCEL_AUX1_FS_SEL = 2     |        | ±8     |      | g               | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 3; ACCEL_AUX1_FS_SEL = 3     |        | ±4     |      | g               | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 4; ACCEL_AUX1_FS_SEL = 4     |        | ±2     |      | g               | 3     |  |  |  |  |
| ADC Word Length                       | Output in two's complement format              |        | 16     |      | bits            | 3, 6  |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 0; ACCEL_AUX1_FS_SEL = 0     |        | 1,024  |      | LSB/g           | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 1; ACCEL_AUX1_FS_SEL = 1     |        | 2,048  |      | LSB/g           | 3     |  |  |  |  |
| Sensitivity Scale Factor              | ACCEL_UI_FS_SEL = 2; ACCEL_AUX1_FS_SEL = 2     |        | 4,096  |      | LSB/g           | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 3; ACCEL_AUX1_FS_SEL = 3     |        | 8,192  |      | LSB/g           | 3     |  |  |  |  |
|                                       | ACCEL_UI_FS_SEL = 4; ACCEL_AUX1_FS_SEL = 4     |        | 16,384 |      | LSB/g           | 3     |  |  |  |  |
| Sensitivity Scale Factor              | Component-level, 25°C                          |        | ±0.2   |      | %               | 2     |  |  |  |  |
| Initial Tolerance                     | Board-level, 25°C                              |        | ±0.2   |      | %               | 1, 9  |  |  |  |  |
| Sensitivity Change vs.<br>Temperature | -40°C to +85°C, board-level                    |        | ±0.01  |      | %/°C            | 1, 9  |  |  |  |  |
| Nonlinearity                          | Best fit straight line, ±2g; board-level, 25°C |        | ±0.01  |      | %               | 1, 9  |  |  |  |  |
| Cross-Axis Sensitivity                | Board-level                                    |        | ±0.2   |      | %               | 1, 9  |  |  |  |  |
|                                       | ZERO-G OUTPUT                                  |        |        |      |                 |       |  |  |  |  |
| Initial Tolerance                     | Component-level, 25°C                          |        | ±10    |      | m <i>g</i>      | 2     |  |  |  |  |
| illitial Folerance                    | Board-level, 25°C                              |        | ±20    |      | m <i>g</i>      | 1, 9  |  |  |  |  |
| Zero-G Level Change vs. Temperature   | -40°C to +85°C, board-level                    |        | ±0.15  |      | m <i>g/</i> ºC  | 1, 9  |  |  |  |  |
|                                       | OTHER PARAMETERS                               |        |        |      |                 |       |  |  |  |  |
|                                       | @ 10 Hz; Up to ±8g FSR                         |        | 70     |      | μ <i>g/</i> VHz | 2, 4  |  |  |  |  |
| Noise Spectral Density                | @ 10 Hz; ±16g FSR                              |        | 80     |      | μ <i>g</i> /√Hz | 2, 4  |  |  |  |  |
|                                       | @ 10 Hz; ±32g FSR                              |        | 110    |      | μ <i>g/</i> √Hz | 2, 4  |  |  |  |  |
|                                       | Bandwidth = 100 Hz; Up to ±8g FSR              |        | 0.7    |      | mg-rms          | 4, 5  |  |  |  |  |
| RMS Noise                             | Bandwidth = 100 Hz; ±16g FSR                   |        | 0.8    |      | mg-rms          | 4, 5  |  |  |  |  |
|                                       | Bandwidth = 100 Hz; ±32g FSR                   |        | 1.1    |      | mg-rms          | 4, 5  |  |  |  |  |
| Accelerometer Startup<br>Time         | From sleep mode to valid data                  |        | 10     |      | ms              | 1, 7  |  |  |  |  |
| Output Data Rate                      | Low Noise Mode (LNM)                           | 12.5   |        | 6400 | 12.5            | 3     |  |  |  |  |
| Output Data Nate                      | Low Power Mode (LPM)                           | 1.5625 |        | 400  | 1.5625          | 3     |  |  |  |  |

**Table 2. Accelerometer Specifications** 

- Derived from validation or characterization of parts, not tested in production.
- 2. 3.
- Tested in production. Guaranteed by design.
- Noise specifications shown are for low-noise mode.
- Calculated from Noise Spectral Density.
- 20-bits data format supported in FIFO, see section 5.
- Measurement conditions: Accelerometer ODR = 6400Hz; Register field ACCEL\_UI\_LPFBW\_SEL set to 000 (low pass filter bypassed).
- AUX1 output is fixed at 6.4kHz ODR LNM.
- Board-level specs performance depends on specific board design of TDK-invenSense test boards and may not be directly reproducible with other board designs.



## 3.3 ELECTRICAL SPECIFICATIONS

# 3.3.1 D.C. Electrical Characteristics

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| PARAMETER                    | CONDITIONS                                                                      |       | ТҮР | MAX | UNITS | NOTES |  |  |  |  |
|------------------------------|---------------------------------------------------------------------------------|-------|-----|-----|-------|-------|--|--|--|--|
| SUPPLY VOLTAGES              |                                                                                 |       |     |     |       |       |  |  |  |  |
| VDD                          |                                                                                 | 1.71  | 1.8 | 3.6 | V     | 1     |  |  |  |  |
| VDDIO                        |                                                                                 | 1.08* | 1.8 | 3.6 | V     | 1     |  |  |  |  |
|                              | SUPPLY CURRENTS                                                                 |       |     |     |       |       |  |  |  |  |
|                              | 6-Axis Gyroscope + Accelerometer (1600Hz ODR)                                   |       | 420 |     | μΑ    | 2     |  |  |  |  |
|                              | 6-Axis Gyroscope + Accelerometer (6400Hz ODR)                                   |       | 440 |     | μΑ    | 2     |  |  |  |  |
|                              | 3-Axis Accelerometer (1600Hz ODR)                                               |       | 120 |     | μΑ    | 2     |  |  |  |  |
| Low-Noise Mode               | 3-Axis Accelerometer (6400Hz ODR)                                               |       | 130 |     | μΑ    | 2     |  |  |  |  |
|                              | 3-Axis Gyroscope (1600Hz ODR)                                                   |       | 360 |     | μΑ    | 2     |  |  |  |  |
|                              | 3-Axis Gyroscope (6400Hz ODR)                                                   |       | 370 |     | μΑ    | 2     |  |  |  |  |
|                              | 6-Axis Gyroscope + Accelerometer<br>(50Hz ODR; Gyro 10x AVG; Accel 4x AVG)      |       | 220 |     | μА    | 2     |  |  |  |  |
| Low-Power Mode               | 6-Axis Gyroscope + Accelerometer<br>(200Hz ODR; Gyro 10x AVG; Accel 4x AVG)     |       | 325 |     | μΑ    | 2     |  |  |  |  |
|                              | 3-Axis Accelerometer (50Hz ODR; 4x AVG)                                         |       | 67  |     | μΑ    | 2     |  |  |  |  |
|                              | 3-Axis Gyroscope (50Hz ODR; 10x AVG)                                            |       | 210 |     | μΑ    | 2     |  |  |  |  |
| Ultra Low-Power Mode         | 3-Axis Accelerometer (50Hz ODR; 1x AVG)                                         |       | 15  |     | μΑ    | 2     |  |  |  |  |
| Full-Chip Sleep Mode At 25°C |                                                                                 |       | 2.2 |     | μΑ    | 2     |  |  |  |  |
|                              | TEMPERATURE RANGE                                                               |       |     |     |       |       |  |  |  |  |
| Specified Temperature Range  | Performance parameters are not applicable beyond<br>Specified Temperature Range | -40   |     | +85 | °C    | 1     |  |  |  |  |

**Table 3. D.C. Electrical Characteristics** 

- 1. Guaranteed by design.
- 2. Derived from validation or characterization of parts, not tested in production.

<sup>\*</sup> Important Note: When using  ${\rm I3C^{SM}}$  interface the minimum VDDIO value is 1.1V.



# 3.3.2 A.C. Electrical Characteristics

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| PARAMETER                                                                                 | CONDITIONS                                                                      | MIN                  | ТҮР       | MAX             | UNITS     | NOTES |  |  |  |  |  |
|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|-----------|-----------------|-----------|-------|--|--|--|--|--|
| SUPPLIES                                                                                  |                                                                                 |                      |           |                 |           |       |  |  |  |  |  |
| Supply Ramp Time                                                                          | Valid power-on RESET Monotonic ramp. Ramp rate is 10% to 90% of the final value | 0.01                 |           | 1               | ms        | 1     |  |  |  |  |  |
| Power Supply Noise                                                                        | V <sub>DD</sub> =1.8V or 3.6V, up to 1MHz                                       |                      | 10        | 50              | mV        | 1     |  |  |  |  |  |
| . Che. Supp., No.                                                                         | 100 2107 01 010 7) ap to 211112                                                 |                      | 10        |                 | peak-peak | _     |  |  |  |  |  |
| TEMPERATURE SENSOR                                                                        |                                                                                 |                      |           |                 |           |       |  |  |  |  |  |
| Operating Range                                                                           | Ambient                                                                         | -40                  | _         | 85              | °C        | 1     |  |  |  |  |  |
| 25°C Output                                                                               | Output in two's complement format                                               |                      | 0         |                 | LSB       | 3     |  |  |  |  |  |
| ADC Resolution                                                                            |                                                                                 |                      | 16        |                 | bits      | 2     |  |  |  |  |  |
| ODR                                                                                       | With Filter                                                                     | 1.5625               |           | 3200            | Hz        | 2, 4  |  |  |  |  |  |
| Room Temperature Offset                                                                   | 25°C                                                                            | -5                   |           | 5               | °C        | 3     |  |  |  |  |  |
| Stabilization Time (fixed number of clock                                                 |                                                                                 |                      |           | 0.014           | sec       | 2     |  |  |  |  |  |
| cycles)                                                                                   | T                                                                               |                      | 420       |                 | 160/06    | 4     |  |  |  |  |  |
| Sensitivity for 5150 date                                                                 | Trimmed Trimmed                                                                 |                      | 128       |                 | LSB/°C    | 1     |  |  |  |  |  |
| Sensitivity for FIFO data                                                                 |                                                                                 | DECET                | 2         |                 | LSB/°C    | 1     |  |  |  |  |  |
| 6                                                                                         | POWER-ON                                                                        | KESE I               | T         |                 |           |       |  |  |  |  |  |
| Start-up time for register read/write                                                     | From power-up                                                                   |                      |           | 1               | ms        | 1     |  |  |  |  |  |
|                                                                                           | I <sup>2</sup> C ADDR                                                           | ESS                  | 1         | T               | 1         |       |  |  |  |  |  |
| I <sup>2</sup> C ADDRESS                                                                  | AP_AD0 = 0                                                                      |                      | 1101000   |                 |           |       |  |  |  |  |  |
|                                                                                           | AP_AD0 = 1                                                                      |                      | 1101001   |                 |           |       |  |  |  |  |  |
|                                                                                           | DIGITAL INPUTS (FSYN                                                            | C, SCLK, SDI, CS)    |           |                 |           |       |  |  |  |  |  |
| V <sub>IH</sub> , High Level Input Voltage                                                |                                                                                 | 0.7*VDDIO            |           | VDDIO +<br>0.5V | V         |       |  |  |  |  |  |
| V <sub>IL</sub> Low Level Input Voltage                                                   |                                                                                 | -0.5V                |           | 0.3*VDDIO       | V         | 1     |  |  |  |  |  |
| C <sub>I</sub> , Input Capacitance                                                        |                                                                                 |                      | <10       |                 | pF        |       |  |  |  |  |  |
|                                                                                           | DIGITAL OUTPUT (SD                                                              | O INT1 INT2\         | 1         | 1               | ·         |       |  |  |  |  |  |
| V <sub>OH</sub> , High Level Output Voltage                                               | $R_{LOAD}=1 M\Omega;$                                                           | 0.9*VDDIO            |           |                 | V         |       |  |  |  |  |  |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                               | $R_{LOAD}=1 M\Omega;$                                                           | 0.9 VDDIO            |           | 0.4*\/0.010     |           |       |  |  |  |  |  |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                               |                                                                                 |                      |           | 0.1*VDDIO       | V         |       |  |  |  |  |  |
| V <sub>OL.INT</sub> , INT Low-Level Output Voltage                                        | OPEN=1, 0.3 mA sink<br>Current                                                  |                      |           | 0.1             | V         | 1     |  |  |  |  |  |
| Output Leakage Current                                                                    | OPEN=1                                                                          |                      | 100       |                 | nA        |       |  |  |  |  |  |
|                                                                                           | int0_tpulse_duration= 0 , 1 (100μs, 8μs)                                        |                      |           |                 |           |       |  |  |  |  |  |
| t <sub>INT</sub> , INT Pulse Width                                                        | int1_tpulse_duration= 0 , 1 (100μs, 8μs)                                        |                      | 100 or 8  | 100             | μs        |       |  |  |  |  |  |
|                                                                                           | I <sup>2</sup> C I/O (SCL,                                                      | SDA)                 |           | •               |           |       |  |  |  |  |  |
| V <sub>IL</sub> , LOW-Level Input Voltage                                                 |                                                                                 | -0.5V                |           | 0.3*VDDIO       | V         |       |  |  |  |  |  |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                                |                                                                                 | 0.7*VDDIO            |           | VDDIO +<br>0.5V | V         |       |  |  |  |  |  |
| V <sub>hys</sub> , Hysteresis                                                             |                                                                                 |                      | 0.1*VDDIO | 0.50            | V         |       |  |  |  |  |  |
| V <sub>OL</sub> , LOW-Level Output Voltage                                                | 3 mA sink current                                                               | 0                    |           | 0.4             | V         | 1     |  |  |  |  |  |
| I <sub>OL</sub> , LOW-Level Output Voltage                                                |                                                                                 | -                    | 2         | 0.4             | -         | 1     |  |  |  |  |  |
| I <sub>OL</sub> , LOW-Level Output Current                                                | V <sub>OL</sub> =0.4 V<br>V <sub>OL</sub> =0.6 V                                |                      | 3<br>6    |                 | mA<br>mA  |       |  |  |  |  |  |
| Output Leakage Current                                                                    |                                                                                 |                      | 100       |                 | nA        |       |  |  |  |  |  |
| $t_{\text{of}}\text{, Output Fall Time from }V_{\text{IHmax}}\text{ to }V_{\text{ILmax}}$ | C <sub>b</sub> bus capacitance in pf                                            | 20+0.1C <sub>b</sub> |           | 300             | ns        |       |  |  |  |  |  |
|                                                                                           | INTERNAL CLOC                                                                   | K SOURCE             |           |                 |           |       |  |  |  |  |  |
|                                                                                           | Gyro inactive; 25°C                                                             | -1.25                |           | +1.25           | %         | 1     |  |  |  |  |  |
| Clock Frequency Initial Tolerance                                                         | Gyro active; 25°C                                                               | -1.25                |           | +1.25           | %         | 1     |  |  |  |  |  |
|                                                                                           | Gyro inactive; -40°C to +85°C                                                   |                      |           | ±3              | %         | 1     |  |  |  |  |  |
| Frequency Variation over Temperature                                                      | Gyro active; -40°C to +85°C                                                     |                      |           | ±1              | %         | 1     |  |  |  |  |  |
|                                                                                           | 1 -,                                                                            | L                    | 1         |                 | ,,,       | -     |  |  |  |  |  |

### **Table 4. A.C. Electrical Characteristics**

- 1. Based on design. Not tested in production.
- 2. Guaranteed by design.
- Production tested.
   Temperature sensor ODR is the higher value between gyroscope and accelerometer ODR.



# 3.4 I<sup>2</sup>C TIMING CHARACTERIZATION

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| Parameters                                                           | Conditions                                | Min                   | Typical | Max  | Units | Notes |
|----------------------------------------------------------------------|-------------------------------------------|-----------------------|---------|------|-------|-------|
| I <sup>2</sup> C TIMING (Host Interface)                             | I <sup>2</sup> C FAST-MODE PLUS           |                       |         |      |       |       |
| f <sub>SCL</sub> , SCL Clock Frequency                               |                                           |                       |         | 1    | MHz   | 1     |
| t <sub>HD.STA</sub> , (Repeated) START Condition Hold Time           |                                           | 0.26                  |         |      | μs    | 1     |
| t <sub>LOW</sub> , SCL Low Period                                    |                                           | 0.50                  |         |      | μs    | 1     |
| t <sub>нібн</sub> , SCL High Period                                  |                                           | 0.26                  |         |      | μs    | 1     |
| t <sub>SU.STA</sub> , Repeated START Condition Setup Time            |                                           | 0.26                  |         |      | μs    | 1     |
| t <sub>HD.DAT</sub> , SDA Data Hold Time                             |                                           | 0                     |         |      | μs    | 1     |
| t <sub>SU.DAT</sub> , SDA Data Setup Time                            |                                           | 50                    |         |      | ns    | 1     |
| t <sub>r</sub> , SDA and SCL Rise Time                               | C <sub>b</sub> bus cap. from 30 to 130 pF |                       |         | 120  | ns    | 1, 2  |
| t <sub>f</sub> , SDA and SCL Fall Time                               | C <sub>b</sub> bus cap. from 30 to 130 pF | 20 x<br>(VDD / 5.5 V) |         | 120  | ns    | 1, 2  |
| t <sub>SU.STO</sub> , STOP Condition Setup Time                      |                                           | 0.26                  |         |      | μs    | 1     |
| t <sub>BUF</sub> , Bus Free Time Between STOP and START<br>Condition |                                           | 0.50                  |         |      | μs    | 1     |
| C <sub>b</sub> , Capacitive Load for each Bus Line                   |                                           | 30                    |         | 130  | pF    | 1     |
| t <sub>VD.DAT</sub> , Data Valid Time                                |                                           |                       |         | 0.45 | μs    | 1     |
| t <sub>VD.ACK</sub> , Data Valid Acknowledge Time                    |                                           |                       |         | 0.45 | μs    | 1     |

Table 5. I<sup>2</sup>C Host Interface Timing Characteristics

#### Notes:

- 1. Based on characterization of 5 parts over temperature and voltage as mounted on evaluation board or in sockets.
- 2. Transition times are defined between thresholds: 0.3\*VDDIO, 0.7\*VDDIO.

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| Parameters                                                           | Conditions                                | Min                   | Typical | Max  | Units | Notes |
|----------------------------------------------------------------------|-------------------------------------------|-----------------------|---------|------|-------|-------|
| I <sup>2</sup> C TIMING (Master Interface)                           | I <sup>2</sup> C FAST-MODE                |                       |         |      |       |       |
| f <sub>SCL</sub> , SCL Clock Frequency                               |                                           |                       |         | 400  | kHz   | 1     |
| $t_{\text{HD.STA}}$ , (Repeated) START Condition Hold Time           |                                           | 0.60                  |         |      | μs    | 1     |
| t <sub>LOW</sub> , SCL Low Period                                    |                                           | 1.30                  |         |      | μs    | 1     |
| t <sub>HIGH</sub> , SCL High Period                                  |                                           | 0.60                  |         |      | μs    | 1     |
| t <sub>SU.STA</sub> , Repeated START Condition Setup Time            |                                           | 0.60                  |         |      | μs    | 1     |
| t <sub>HD.DAT</sub> , SDA Data Hold Time                             |                                           | 0                     |         |      | μs    | 1     |
| t <sub>SU.DAT</sub> , SDA Data Setup Time                            |                                           | 100                   |         |      | ns    | 1     |
| t <sub>r</sub> , SDA and SCL Rise Time                               | C <sub>b</sub> bus cap. from 30 to 200 pF | 20                    |         | 300  | ns    | 1, 2  |
| t <sub>f</sub> , SDA and SCL Fall Time                               | C <sub>b</sub> bus cap. from 30 to 200 pF | 20 x<br>(VDD / 5.5 V) |         | 300  | ns    | 1, 2  |
| t <sub>SU.STO</sub> , STOP Condition Setup Time                      |                                           |                       |         | 0.60 | μs    | 1     |
| t <sub>BUF</sub> , Bus Free Time Between STOP and START<br>Condition |                                           | 1.30                  |         |      | μs    | 1     |
| C <sub>b</sub> , Capacitive Load for each Bus Line                   |                                           | 30                    |         | 200  | pF    | 1     |
| t <sub>VD.DAT</sub> , Data Valid Time                                |                                           |                       |         | 0.90 | μs    | 1     |
| t <sub>VD.ACK</sub> , Data Valid Acknowledge Time                    |                                           |                       |         | 0.90 | μs    | 1     |

Table 6. I<sup>2</sup>C Master Interface Timing Characteristics

- 1. Based on characterization of 5 parts over temperature and voltage as mounted on evaluation board or in sockets.
- 2. Transition times are defined between thresholds: 0.3\*VDDIO, 0.7\*VDDIO.



Figure 1. I<sup>2</sup>C Bus Timing Diagram



## 3.5 SPI TIMING CHARACTERIZATION – 4-WIRE SPI MODE

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| PARAMETERS                                                   | CONDITIONS                | VDDIO 4 | < 1.71V | VDDIO ≥ 1.71V |      |       |       |
|--------------------------------------------------------------|---------------------------|---------|---------|---------------|------|-------|-------|
| PARAIVIETERS                                                 | CONDITIONS                | MIN     | MAX     | MIN           | MAX  | UNITS | NOTES |
| SPI TIMING                                                   |                           |         |         |               |      |       |       |
| f <sub>SPC</sub> , SCLK Clock Frequency                      | Default                   |         | 20      |               | 24   | MHz   | 1     |
| t <sub>LOW</sub> , SCLK Low Period                           |                           | 23.5    |         | 17            |      | ns    | 1     |
| t <sub>HIGH</sub> , SCLK High Period                         |                           | 22.5    |         | 17            |      | ns    | 1     |
| t <sub>SU.CS</sub> , CS Setup Time                           |                           | 17      |         | 17            |      | ns    | 1     |
| t <sub>HD.CS</sub> , CS Hold Time                            |                           | 5       |         | 5             |      | ns    | 1     |
| t <sub>SU.SDI</sub> , SDI Setup Time                         |                           | 13      |         | 13            |      | ns    | 1     |
| t <sub>HD.SDI</sub> , SDI Hold Time                          |                           | 8       |         | 8             |      | ns    | 1     |
| t <sub>VD.SDO</sub> , SDO Valid Time                         | C <sub>load</sub> = 20 pF |         | 18.5    |               | 18.5 | ns    | 1     |
| t <sub>HD.SDO</sub> , SDO Hold Time C <sub>load</sub> = 20 p |                           | 3.5     |         | 3.5           |      | ns    | 1     |
| t <sub>DIS.SDO</sub> , SDO Output Disable Time               |                           |         | 28      |               | 28   | ns    | 1     |

**Table 7. 4-Wire SPI Timing Characteristics** 

#### Notes:

1. Based on characterization of 5 parts over temperature and voltage as mounted on evaluation board or in sockets



Figure 2. 4-Wire SPI Bus Timing Diagram



## 3.6 SPI TIMING CHARACTERIZATION – 3-WIRE SPI MODE

Typical Operating Circuit of section 4.2, VDD = 1.8 V, VDDIO = 1.8 V, T<sub>A</sub>=25°C, unless otherwise noted.

| DADAMETERS                                                           | CONDITIONS                | VDDIO | < 1.71V | VDDIO : | ≥ 1.71V |       |       |
|----------------------------------------------------------------------|---------------------------|-------|---------|---------|---------|-------|-------|
| PARAMETERS                                                           | CONDITIONS                | MIN   | MAX     | MIN     | MAX     | UNITS | NOTES |
| SPI TIMING                                                           |                           |       |         |         |         |       |       |
| f <sub>SPC</sub> , SCLK Clock Frequency                              | Default                   |       | 20      |         | 24      | MHz   | 1     |
| t <sub>LOW</sub> , SCLK Low Period                                   |                           | 23.5  |         | 17      |         | ns    | 1     |
| t <sub>HIGH</sub> , SCLK High Period                                 |                           | 22.5  |         | 17      |         | ns    | 1     |
| t <sub>SU.CS</sub> , CS Setup Time                                   |                           | 17    |         | 17      |         | ns    | 1     |
| t <sub>HD.CS</sub> , CS Hold Time                                    |                           | 5     |         | 5       |         | ns    | 1     |
| t <sub>SU.SDIO</sub> , SDIO Input Setup Time                         |                           | 13    |         | 13      |         | ns    | 1     |
| t <sub>HD.SDIO</sub> , SDIO Input Hold Time                          |                           | 8     |         | 8       |         | ns    | 1     |
| t <sub>VD.SDIO</sub> , SDIO Output Valid Time                        | C <sub>load</sub> = 20 pF |       | 18.5    |         | 18.5    | ns    | 1     |
| $t_{HD.SDIO}$ , SDIO Output Hold Time $C_{load} = 20 \text{ pF}$ 3.5 |                           | 3.5   |         | 3.5     |         | ns    | 1     |
| t <sub>DIS.SDIO</sub> , SDIO Output Disable Time                     |                           |       | 28      |         | 28      | ns    | 1     |

**Table 8. 3-Wire SPI Timing Characteristics** 

#### Notes:

1. Based on characterization of 5 parts over temperature and voltage as mounted on evaluation board or in sockets



Figure 3. 3-Wire SPI Bus Timing Diagram



# 3.7 ABSOLUTE MAXIMUM RATINGS

Stress above those listed as "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to the absolute maximum ratings conditions for extended periods may affect device reliability.

| Parameter                                | Rating                                                                                   |
|------------------------------------------|------------------------------------------------------------------------------------------|
| Supply Voltage, VDD                      | -0.5 V to +4 V                                                                           |
| Supply Voltage, VDDIO                    | -0.5 V to +4 V                                                                           |
| Input Voltage Level (FSYNC, SCL, SDA)    | -0.5 V to VDDIO + 0.5 V                                                                  |
| Acceleration (Any Axis, unpowered)       | 20,000g for 0.2 ms                                                                       |
| Operating Temperature Range              | -40°C to +85°C                                                                           |
| Storage Temperature Range                | -40°C to +125°C                                                                          |
| Electrostatic Discharge (ESD) Protection | 2 kV (HBM);<br>500 V (CDM)                                                               |
| Latch-up                                 | JEDEC Class II (2) for VDDIO<br>≤ 1.98V, JEDEC Class I (1) for<br>VDDIO > 1.98V, ±100 mA |

**Table 9. Absolute Maximum Ratings** 



# 4 APPLICATIONS INFORMATION

# 4.1 PIN OUT DIAGRAM AND SIGNAL DESCRIPTION

| Pin<br>Number | Pin Name                                      | Single Interface Mode                                                                                              | Dual Interface OIS Mode                                                                                            | Dual Interface I <sup>2</sup> C Master<br>Mode                                                                              | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | AP_SDO /<br>AP_ADO                            | AP_SDO: AP SPI serial data output (4-wire mode); AP_AD0: AP I3C <sup>SM</sup> / I <sup>2</sup> C slave address LSB | AP_SDO: AP SPI serial data output (4-wire mode); AP_ADO: AP I3C <sup>SM</sup> / I <sup>2</sup> C slave address LSB | AP_SDO: AP SPI serial<br>data output (4-wire<br>mode); AP_ADO: AP I3C <sup>SM</sup><br>/ I <sup>2</sup> C slave address LSB | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_ap_sdo_pe_trim_d2a[0] and pads_ap_sdo_pud_trim_d2a[0]. Internal pull-up can be disabled (enabled) by configuring pads_ap_sdo_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_ap_sdo_pud_trim_d2a[0] = 0 (1). If the AP interface is active, the internal pull-up should be disabled by setting pads_ap_sdo_pe_trim_d2a[0] = 0.                                                                                                                                                                                                                |
| 2             | RESV /<br>AUX1_SDIO<br>/ AUX1_SDI<br>/ MAS_DA | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                       | AUX1_SDIO: AUX1 SPI serial data IO (3-wire mode); AUX1_SDI: AUX1 SPI serial data input (4-wire mode)               | MAS_DA: I <sup>2</sup> C serial<br>master data                                                                              | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_aux_sdi_tp1_tp_pe_trim_d2a[0] and pads_aux_sdi_tp1_tp_pud_trim_d2a[0]. Internal pull-up can be disabled (enabled) by configuring pads_aux_sdi_tp1_tp_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_aux_sdi_tp1_tp_pud_trim_d2a[0] = 0 (1). If the AUX1 interface is active, the internal pull-up should be disabled by setting pads_aux1_sdi_pe_trim_d2a[0] = 0. If pin2 is no connect, leave pads_aux1_sdi_pe_trim_d2a[0] = 1. If pin2 is connected to VDDIO or GND, disable internal pull-up by setting pads_aux1_sdi_pe_trim_d2a[0] = 0. |
| 3             | RESV<br>AUX1_SCLK<br>/ MAS_CLK                | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                       | AUX1_SCLK: AUX1 SPI serial clock                                                                                   | MAS_CLK: I <sup>2</sup> C serial<br>master clock                                                                            | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_aux_sclk_tp2_tp_pe_trim_d2a[0] and pads_aux_sclk_tp2_tp_pud_trim_d2a[0]. Internal pull-up can be disabled (enabled) by configuring pads_aux_sclk_tp2_tp_pe_trim_d2a[0] = 0 (1) and internal pull direction down                                                                                                                                                                                                                                                                                                                                                               |



|   |                            |                                                                                                                                                                             |                                                                                                                                                                             |                                                                                                                                                                             | (up) can be set by pads_aux_sclk_tp2_tp_pud_trim_d2a[0] = 0 (1).  If the AUX1 interface is active, the internal pull-up should be disabled by setting pads_aux1_sclk_pe_trim_d2a[0] = 0. If pin3 is no connect, leave pads_aux1_sclk_pe_trim_d2a[0] = 1. If pin3 is connected to VDDIO or GND, disable internal pull-up by setting pads_aux1_sclk_pe_trim_d2a[0] = 0.  By default, internal pull-up is disabled.                                                                                                                                                                                                                                                                                   |  |
|---|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 | INT1 / INT                 | INT1: Interrupt 1 (Note: INT1 can be push-pull or open drain); INT: All interrupts mapped to pin 4                                                                          | INT1: Interrupt 1 (Note: INT1 can be push-pull or open drain); INT: All interrupts mapped to pin 4                                                                          | INT1: Interrupt 1 (Note:<br>INT1 can be push-pull or<br>open drain); INT: All<br>interrupts mapped to pin<br>4                                                              | The internal weak pull-up is disabled.  The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_int1_tp0_tp_pe_trim_d2a[0] and pads_int1_tp0_tp_pud_trim_d2a[0]. Internal pull can be disabled (enabled) by configuring pads_int1_tp0_tp_pe_trim_d2a[0] = 0  (1) and internal pull direction down (up) can be set by pads_int1_tp0_tp_pud_trim_d2a[0] = 0  (1).                                                                                                                                             |  |
| 5 | VDDIO                      | VDDIO: IO power supply voltage                                                                                                                                              | VDDIO: IO power supply voltage                                                                                                                                              | VDDIO: IO power supply voltage                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 6 | GND                        | GND: Power supply ground                                                                                                                                                    | GND: Power supply ground                                                                                                                                                    | GND: Power supply ground                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 7 | RESV                       | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                                                                | RESV: No Connect or Connect<br>to VDDIO or Connect to GND                                                                                                                   | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                                                                | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_pin7_pe_trim_d2a[0] and pads_pin7_cs_pud_trim_d2a[0]. Internal pull can be disabled (enabled) by configuring pads_pin7_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_pin7_cs_pud_trim_d2a[0] = 0 (1). If pin7 is no connect, leave pads_pin7_pe_trim_d2a[0] = 1. If pin7 is connected to VDDIO or GND, disable internal pull-up by setting pads_pin7_pe_trim_d2a[0] = 0. |  |
| 8 | VDD                        | VDD: Power supply voltage                                                                                                                                                   | VDD: Power supply voltage                                                                                                                                                   | VDD: Power supply voltage                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 9 | INT2 /<br>FSYNC /<br>CLKIN | INT2: Interrupt 2 (Note: INT2 can be push-pull or open drain); FSYNC: Frame sync input; CLKIN: External clock input; If pin not used, can be No Connect or Connect to VDDIO | INT2: Interrupt 2 (Note: INT2 can be push-pull or open drain); FSYNC: Frame sync input; CLKIN: External clock input; If pin not used, can be No Connect or Connect to VDDIO | INT2: Interrupt 2 (Note: INT2 can be push-pull or open drain); FSYNC: Frame sync input; CLKIN: External clock input; If pin not used, can be No Connect or Connect to VDDIO | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_int2_pe_trim_d2a[0] and pads_int2_pull-up danded (enabled) by configuring pads_int2_pe_trim_d2a[0] = 0 (1) and internal pull direction down                                                                                                                                                                                                                                                                |  |



|    |                    |                                                                                                                                    |                                                                                                                           |                                                                                                                                    | (up) can be set by pads_int2_pud_trim_d2a[0] = 0 (1). If pin9 is no connect, leave pads_int2_pe_trim_d2a[0] = 1. If pin9 is connected as an I/O, disable internal pull-up by setting pads_int2_pe_trim_d2a[0] = 0. Note: INT2 is available for AUX1 interrupt when AUX1 is enabled. INT2 is available for host interrupt only if AUX1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----|--------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | RESV /<br>AUX1_CS  | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                       | AUX1_CS: AUX1 SPI chip select                                                                                             | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                       | is disabled.  By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_aux_cs_tp3_tp_pe_trim_d2a[0] and pads_aux_cs_tp3_tp_pud_trim_d2a[0]. Internal pull-up can be disabled (enabled) by configuring pads_aux_cs_tp3_tp_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_aux_cs_tp3_tp_pud_trim_d2a[0] = 0 (1).  If the AUX1 interface is active, the internal pull-up should be disabled by setting pads_aux1_cs_pe_trim_d2a[0] = 0. If pin10 is no connect, leave pads_aux1_cs_pe_trim_d2a[0] = 1. If pin10 is connected to VDDIO or GND, disable internal pull-up by setting pads_aux1_cs_pe_trim_d2a[0] = 0. |
| 11 | RESV /<br>AUX1_SDO | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                       | AUX1_SDO: AUX1 SPI serial<br>data output (4-wire mode); No<br>Connect if pin not used                                     | RESV: No Connect or<br>Connect to VDDIO or<br>Connect to GND                                                                       | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_aux_sdo_pe_trim_d2a[0] and pads_aux_sdo_pud_trim_d2a[0]. Internal pull-up can be disabled (enabled) by configuring pads_aux_sdo_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_aux_sdo_pud_trim_d2a[0] = 0 (1). If AUX1 interface is active, the internal pull-up should be disabled by setting pads_aux1_sdo_pe_trim_d2a[0] = 0. If pin11 is no connect, leave pads_aux1_sdo_pe_trim_d2a[0] = 1. If pin11 is connected to VDDIO or GND, disable internal pull-up by setting pads_aux1_sdo_pe_trim_d2a[0] = 0.                                         |
| 12 | AP_CS              | AP_CS: AP SPI Chip select<br>(AP SPI interface); Connect<br>to VDDIO if using AP I3C <sup>SM</sup> /<br>I <sup>2</sup> C interface | AP_CS: AP SPI Chip select (AP SPI interface); Connect to VDDIO if using AP I3C <sup>SM</sup> / I <sup>2</sup> C interface | AP_CS: AP SPI Chip select<br>(AP SPI interface);<br>Connect to VDDIO if using<br>AP I3C <sup>SM</sup> / I <sup>2</sup> C interface | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



|    |                                 |                                                                                                                                                            |                                                                                                                                                            |                                                                                                                                                                           | up/down is controlled by two registers pads_ap_cs_pe_trim_d2a[0] and pads_ap_cs_pud_trim_d2a[0]. Internal pull can be disabled (enabled) by configuring pads_ap_cs_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_ap_cs_pud_trim_d2a[0] = 0 (1). If the AP interface is active, the internal pull-up should be disabled by setting pads_ap_cs_pe_trim_d2a[0] = 0.                                                                                                                                                                                                                                                        |
|----|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13 | AP_SCL /<br>AP_SCLK             | AP_SCL: AP I3C <sup>SM</sup> / I <sup>2</sup> C serial clock; AP_SCLK: AP SPI serial clock                                                                 | AP_SCL: AP I3C <sup>SM</sup> / I <sup>2</sup> C serial clock; AP_SCLK: AP SPI serial clock                                                                 | AP_SCL: AP I3C <sup>SM</sup> / I <sup>2</sup> C<br>serial clock; AP_SCLK: AP<br>SPI serial clock                                                                          | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_ap_sclk_pe_trim_d2a[0] and pads_ap_sclk_pud_trim_d2a[0]. Internal pull can be disabled (enabled) by configuring pads_ap_sclk_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_ap_sclk_pud_trim_d2a[0] = 0 (1).  If the AP interface is active, the internal pull-up should be disabled by setting pads_ap_sclk_pe_trim_d2a[0] = 0. |
| 14 | AP_SDA /<br>AP_SDIO /<br>AP_SDI | AP_SDA: AP I3C <sup>SM</sup> / I <sup>2</sup> C serial data; AP_SDIO: AP SPI serial data I/O (3-wire mode); AP_SDI: AP SPI serial data input (4-wire mode) | AP_SDA: AP I3C <sup>SM</sup> / I <sup>2</sup> C serial data; AP_SDIO: AP SPI serial data I/O (3-wire mode); AP_SDI: AP SPI serial data input (4-wire mode) | AP_SDA: AP I3C <sup>SM</sup> / I <sup>2</sup> C<br>serial data; AP_SDIO: AP<br>SPI serial data I/O (3-wire<br>mode); AP_SDI: AP SPI<br>serial data input (4-wire<br>mode) | By default, internal pull-up is enabled. The internal weak pull-up is not strong enough to replace a pull-up resistor usually used on an open-drain bus. This pin supports both internal pull up and pull-down functionality. Internal pull up/down is controlled by two registers pads_ap_sdi_pe_trim_d2a[0] and pads_ap_sdi_pud_trim_d2a[0]. Internal pull can be disabled (enabled) by configuring pads_ap_sdi_pe_trim_d2a[0] = 0 (1) and internal pull direction down (up) can be set by pads_ap_sdi_pud_trim_d2a[0] = 0 (1). If the AP interface is active, the internal pull-up should be disabled by setting pads_ap_sdi_pe_trim_d2a[0] = 0.       |

**Table 10. Signal Descriptions** 



Figure 4. Pin Out Diagram for ICM-45686 2.5x3.0x0.81 mm LGA

# 4.2 TYPICAL OPERATING CIRCUIT (DUAL INTERFACE OIS MODE)



<sup>\*</sup> Important Note: When using  ${\rm I3C^{SM}}$  interface the minimum VDDIO value is 1.1V.

Figure 5. ICM-45686 Application Schematic Dual Interface OIS Mode (I3CSM / I<sup>2</sup>C Interface to Host)

Note:  $I^2C$  lines are open drain and pull-up resistors (e.g. 10  $k\Omega$ ) are required.



<sup>\*</sup> Important Note: When using I3C  $^{\rm SM}$  interface the minimum VDDIO value is 1.1V.

Figure 6. ICM-45686 Application Schematic Dual Interface OIS Mode (SPI Interface to Host)

# 4.3 TYPICAL OPERATING CIRCUIT (DUAL INTERFACE I<sup>2</sup>C MASTER MODE)



<sup>\*</sup> Important Note: When using  ${\rm I3C^{SM}}$  interface the minimum VDDIO value is 1.1V.

Figure 7. ICM-45686 Application Schematic Dual Interface I<sup>2</sup>C Master Mode (I3C<sup>SM</sup> / I<sup>2</sup>C Interface to Host)

Note:  $I^2C$  lines are open drain and pull-up resistors (e.g. 10 k $\Omega$ ) are required.



<sup>\*</sup> Important Note: When using  ${\rm I3C^{SM}}$  interface the minimum VDDIO value is 1.1V.

Figure 8. ICM-45686 Application Schematic Dual Interface I<sup>2</sup>C Master Mode (SPI Interface to Host)

# 4.4 TYPICAL OPERATING CIRCUIT (SINGLE INTERFACE MODE)



<sup>\*</sup> Important Note: When using I3C  $^{\rm SM}$  interface the minimum VDDIO value is 1.1V.

Figure 9. ICM-45686 Application Schematic Single Interface Mode (I3CSM / I²C Interface to Host)

Note:  $I^2C$  lines are open drain and pull-up resistors (e.g. 10  $k\Omega$ ) are required.



<sup>\*</sup> Important Note: When using I3C  $^{\rm SM}$  interface the minimum VDDIO value is 1.1V.

Figure 10. ICM-45686 Application Schematic Single Interface Mode (SPI Interface to Host)

# 4.5 BILL OF MATERIALS FOR EXTERNAL COMPONENTS

| Component              | Label | Specification   | Quantity |
|------------------------|-------|-----------------|----------|
| VDD Bypass Capacitor   | C1    | X7R, 0.1μF ±10% | 1        |
| VDDIO Bypass Capacitor | C2    | X7R, 0.1μF ±10% | 1        |

**Table 11. Bill of Materials** 

Note: Use larger bypass capacitor than  $0.1\mu F$  if power supply ripple exceeds 50mV peak-to-peak.



### 4.6 SYSTEM BLOCK DIAGRAM



Figure 11. ICM-45686 System Block Diagram

Note: The above block diagram is an example. Please refer to the pin-out (section 4.1) for other configuration options.

## 4.7 **OVERVIEW**

The ICM-45686 is comprised of the following key blocks and functions:

- Three-axis MEMS rate gyroscope sensor with 16-bit ADCs and signal conditioning
  - o 20-bits data format support in FIFO for high-data resolution (see section 5 for details)
- Three-axis MEMS accelerometer sensor with 16-bit ADCs and signal conditioning
  - o 20-bits data format support in FIFO for high-data resolution (see section 5 for details)
- I3C<sup>SM</sup>, I<sup>2</sup>C and SPI Host Interface
- I<sup>2</sup>C Master Interface for connection to external sensors
- SPI Auxiliary Interface for connection to OIS controllers
- Self-Test
- Clocking
- Sensor Data Registers
- FIFO
- Interrupts
- Digital-Output Temperature Sensor
- Bias and LDOs
- Charge Pump
- Standard Power Modes



### 4.8 THREE-AXIS MEMS GYROSCOPE WITH 16-BIT ADCS AND SIGNAL CONDITIONING

The ICM-45686 includes a vibratory MEMS rate gyroscope, which detects rotation about the X-, Y-, and Z- Axes. When the gyroscope is rotated about any of the sense axes, the Coriolis Effect causes a vibration that is detected by a capacitive pickoff. The resulting signal is amplified, demodulated, and filtered to produce a voltage that is proportional to the angular rate. This voltage is digitized using on-chip Analog-to-Digital Converters (ADCs) to sample each axis. The full-scale range of the gyro sensors may be digitally programmed to  $\pm 15.625$ ,  $\pm 31.25$ ,  $\pm 62.5$ ,  $\pm 125$ ,  $\pm 250$ ,  $\pm 500$ ,  $\pm 1000$ ,  $\pm 2000$  and  $\pm 4000$ degrees per second (dps).

#### 4.9 THREE-AXIS MEMS ACCELEROMETER WITH 16-BIT ADCS AND SIGNAL CONDITIONING

The ICM-45686 includes a 3-Axis MEMS accelerometer. Acceleration along a particular axis induces displacement of a proof mass in the MEMS structure, and capacitive sensors detect the displacement. The ICM-45686 architecture reduces the accelerometers' susceptibility to fabrication variations as well as to thermal drift. When the device is placed on a flat surface, it will measure 0g on the X- and Y-axes and +1g on the Z-axis. The accelerometers' scale factor is calibrated at the factory and is nominally independent of supply voltage. The full-scale range of the digital output can be adjusted to  $\pm 2g$ ,  $\pm 4g$ ,  $\pm 8g$ ,  $\pm 16g$  and  $\pm 32g$ .

# 4.10 I3CSM, I2C AND SPI HOST INTERFACE

The ICM-45686 communicates to the application processor using an I3C<sup>SM</sup>, I<sup>2</sup>C, or SPI serial interface. The ICM-45686 always acts as a slave when communicating to the application processor.

# 4.11 I<sup>2</sup>C MASTER INTERFACE FOR CONNECTION TO EXTERNAL SENSORS

The ICM-45686 has an  $I^2$ C master interface for connection to external sensors.  $I^2$ C master pins are muxed with some of the pins used for SPI Auxiliary OIS interface, as described in section 4, so the device can be configured to support  $I^2$ C master mode or OIS mode.

Up to 2 external sensors can be connected on this interface and their data read into the ICM-45686. I<sup>2</sup>C speed up to 400kHz is supported on the master interface. After I<sup>2</sup>C master finishes reading sensor data from the external sensor(s), the received sensor data is then reformatted by the internal processor (eDMP). The reformatted external sensor data is then moved into FIFO along with other internal sensor data. The external host reads the FIFO to retrieve both the external sensor data and the internal sensor data.

- Independent of the number of external devices on the I<sup>2</sup>C bus, the I<sup>2</sup>C master automatically executes up to 4 I<sup>2</sup>C transactions per trigger.
- The 4 I<sup>2</sup>C transactions are fully independent to each other.
- Each I<sup>2</sup>C transaction can be targeting any external I<sup>2</sup>C device (capped at 2 external I<sup>2</sup>C devices).
- Each I<sup>2</sup>C transaction can be a read or a write access transaction.
- Each I<sup>2</sup>C transaction can be a burst or a non-burst access transaction.
- A read transaction can be from an auto-incremented address location, or from a new address location.
- A read operation with a new address location consumes one of the 4 I<sup>2</sup>C transactions per trigger.

# 4.12 SPI AUXILIARY INTERFACE FOR CONNECTION TO OIS CONTROLLERS

The ICM-45686 supports SPI slave and I3C $^{SM}$  slave for connection to OIS controllers. Some pins of the SPI Auxiliary OIS interface are muxed with I $^2$ C master pins, as described in Section 4. So the device can be configured to support I $^2$ C master mode or OIS mode. The ICM-45686 always acts as a slave when communicating with OIS controller over this interface. The interface cannot access FIFO data.

The AUX1 interface default configuration can be checked by read only register IOC\_PAD\_SCENARIO through host interface. By default, AUX1 interface is enabled, and default interface for AUX1 is SPI3W or I3C<sup>SM</sup>.

To change the auxiliary interface configuration, user must read/write register IOC\_PAD\_SCENARIO\_AUX\_OVRD through host interface. Note that such changes will not be reflected in the read only register IOC\_PAD\_SCENARIO.



#### 4.13 SELF-TEST

Self-test allows for the testing of the mechanical and electrical portions of the sensors. The self-test for each measurement axis can be activated by means of the gyroscope and accelerometer self-test registers.

When the self-test is activated, the electronics cause the sensors to be actuated and produce an output signal. The output signal is used to observe the self-test response.

The self-test response is defined as follows:

Self-test response = Sensor output with self-test enabled - Sensor output with self-test disabled

When the value of the self-test response is within the specified min/max limits of the product specification, the part has passed self-test. When the self-test response exceeds the min/max values, the part is deemed to have failed self-test.

#### 4.14 CLOCKING

The ICM-45686 has a flexible clocking scheme, allowing external or internal clock sources to be used for the internal synchronous circuitry. This synchronous circuitry includes the signal conditioning and ADCs, and various control circuits and registers.

The CLKIN pin on ICM-45686 provides the ability to input an external clock. A highly accurate external clock may be used rather than the internal clocks sources, if greater clock accuracy is desired. External clock input supports highly accurate clock input from 20kHz to 40kHz.

Allowable internal sources for generating the internal clock are:

- a) An internal relaxation oscillator
- b) Auto-select between internal relaxation oscillator and gyroscope MEMS oscillator to use the best available source

For internal sources, the only setting supporting specified performance in all modes is option b). It is recommended that option b) be used when using internal clock source.

#### 4.15 SENSOR DATA REGISTERS

The sensor data registers contain the latest gyroscope, accelerometer, and temperature measurement data. They are read-only registers and are accessed via the serial interface. Data from these registers may be read anytime.

#### 4.16 INTERRUPTS

Interrupt functionality is configured via the Interrupt Configuration register. Items that are configurable include the interrupt pins configuration, the interrupt latching and clearing method, and triggers for the interrupt. Items that can trigger an interrupt are (1) Clock generator locked to new reference oscillator (used when switching clock sources); (2) new data is available to be read (from the FIFO and Data registers); (3) accelerometer event interrupts; (4) FIFO watermark; (5) FIFO overflow. The interrupt status can be read from the Interrupt Status register.

#### 4.17 DIGITAL-OUTPUT TEMPERATURE SENSOR

An on-chip temperature sensor and ADC are used to measure the ICM-45686 die temperature. The readings from the ADC can be read from the FIFO or the Sensor Data registers.

Temperature sensor register data TEMP\_DATA is updated with new data at max (Accelerometer ODR, Gyroscope ODR).

### 4.18 BIAS AND LDOS

The bias and LDO section generates the internal supply and the reference voltages and currents required by the ICM-45686.



### 4.19 CHARGE PUMP

An on-chip charge pump generates the high voltage required for the MEMS oscillator.

## 4.20 STANDARD POWER MODES

The following table lists the user-accessible power modes for ICM-45686.

| Name                               | Gyro        | Accel       |
|------------------------------------|-------------|-------------|
| Sleep Mode                         | Off         | Off         |
| Standby Mode                       | Drive On    | Off         |
| Accelerometer Low-Power Mode       | Off         | Duty-Cycled |
| Accelerometer Ultra Low-Power Mode | Off         | Duty-Cycled |
| Gyroscope Low-Power Mode           | Duty-Cycled | Off         |
| 6-Axis Low-Power Mode              | Duty-Cycled | Duty-Cycled |
| Accelerometer Low-Noise Mode       | Off         | On          |
| Gyroscope Low-Noise Mode           | On          | Off         |
| 6-Axis Low-Noise Mode              | On          | On          |

Table 12. Standard Power Modes for ICM-45686



### 5 FIFO

The ICM-45686 contains up to 8Kbytes FIFO (default FIFO size is 2Kbytes, user can extend it up to 8Kbytes by disabling APEX functions) that is accessible via the serial interface. The FIFO configuration register determines which data is written into the FIFO. Possible choices include gyroscope data, accelerometer data, temperature readings, and FSYNC input. A FIFO counter keeps track of how many bytes of valid data are contained in the FIFO.

ICM-45686 includes FIFO Compression algorithm that allows storing compressed sensor data in FIFO frames, thus virtually providing more FIFO space. It allows to store up to 4 times the number of frames with respect to non-compressed data. Frame decompression must be performed on the Host which reads the FIFO. Compression algorithm uses a hardware lossless algorithm, based on data variation analysis of each axis. Compression ratios x2, x3, x4 are supported, providing up to 32kByte data storage capability.

A 20-bit data format support is included in one of the FIFO packets structures. When the 20-bit data format is used, the gyroscope data consists of 20-bit of actual data, the accelerometer data consists of 19-bit of actual data and the LSB is always set to 0. Irrespective of the user-full scale selection, this high-resolution 20-bit data format is always scaled to ±4000dps (131.1 LSB/dps) for gyroscope and ±32g (16384 LSB/g) for accelerometer.

FIFO packet decimation capability is provided for additional storage optimization. User can configure the FIFO Data Rate (FDR) to control the decimation rate for writing packets to the FIFO. User must disable sensors when initializing FDR control value or making changes to it.

#### **5.1 PACKET STRUCTURE**

FIFO packets are assembled in different packet sizes based on the enabled sensors. When internal sensors Accel and Gyro are enabled, the following packets are available:

- 8 bytes packet: Contains Accel-only or Gyro-only data and Temperature data (1 byte)
- 16 bytes packet: Contains Accel data, Gyro data, Temperature data (1 byte), Timestamp
- 20 bytes packet: Contains high-resolution Accel data, Gyro data, Temperature data (2 bytes),
   Timestamp

The following figure shows packets organization for each format (big endian mode).

|   | Accel-only    |   |
|---|---------------|---|
|   | (8 bytes)     |   |
|   | 7             | 0 |
| 0 | Header        |   |
| 1 | Ax H          |   |
| 2 | Ax L          |   |
| 3 | АуН           |   |
| 4 | Ay L          |   |
| 5 | Az H          |   |
| 6 | Az L          |   |
| 7 | Temp (1 byte) |   |

|   | (8 bytes)     |
|---|---------------|
|   | 7 0           |
| 0 | Header        |
| 1 | Gx H          |
| 2 | Gx L          |
| 3 | Gy H          |
| 4 | Gy L          |
| 5 | Gz H          |
| 6 | Gz L          |
| 7 | Temp (1 byte) |
|   |               |

Gyro-only

|    | (16 bytes)    |
|----|---------------|
|    | 7 0           |
| 0  | Header        |
| 1  | Ax H          |
| 2  | Ax L          |
| 3  | Ay H          |
| 4  | Ay L          |
| 5  | Az H          |
| 6  | Az L          |
| 7  | Gx H          |
| 8  | Gx L          |
| 9  | Gy H          |
| 10 | Gy L          |
| 11 | Gz H          |
| 12 | Gz L          |
| 13 | Temp (1 byte) |
| 14 | Timestamp H   |
| 15 | Timestamp L   |
|    |               |

Accel+Gyro

**High Resolution** (20 bytes) Header Ax H 2 Ax L 3 Av H 4 Ay L 5 Az L Gx H 8 Gx L 9 Gy H 10 11 Gz H 12 Gz L 13 Temp H 14 Temp L Timestamp H 15 Timestamp L 17 Ax LSB Av LSB Gv LSB Az LSB | Gz LSB

Accel+Gyro



When external sensors ESO and ES1 are enabled, the following packets are available:

- 16 bytes packet: Contains 6/9 bytes ESO-only or ES1-only data
- 20 bytes frame: Contains 6/9 bytes ESO data and ES1 data
- 32 bytes frame: Contains Accel data, Gyro data, 6/9 bytes ESO data, ES1 data, Temperature data (1 byte), Timestamp. The 32 bytes format is always selected when at least one internal sensor and one external sensor are enabled

The following figure shows packets organization for each format (big endian mode).

|    | 6b Ext Sensor 0 |
|----|-----------------|
|    | (16 bytes)      |
|    | 7 0             |
| 0  | Header          |
| 1  | Header 2        |
| 2  | ESO_BO          |
| 3  | ESO_B1          |
| 4  | ESO_B2          |
| 5  | ESO_B3          |
| 6  | ESO_B4          |
| 7  | ESO_B5          |
| 8  | Reserved        |
| 9  | Reserved        |
| 0  | Reserved        |
| 1  | Reserved        |
| 2  | Reserved        |
| .3 | Reserved        |
| 4  | Reserved        |
|    |                 |



|    | Ext Sensor 1 |
|----|--------------|
|    | (16 bytes)   |
|    | 7 0          |
| _  |              |
| 0  | Header       |
| 1  | Header 2     |
| 2  | ES1_B0       |
| 3  | ES1_B1       |
| 4  | ES1_B2       |
| 5  | ES1_B3       |
| 6  | ES1_B4       |
| 7  | ES1_B5       |
| 8  | Reserved     |
| 9  | Reserved     |
| 10 | Reserved     |
| 11 | Reserved     |
| 12 | Reserved     |
| 13 | Reserved     |
| 14 | Reserved     |
| 15 | Reserved     |
|    |              |

|    | Ext Sensor 1 |   |
|----|--------------|---|
|    | (20 bytes)   |   |
|    | 7            | 0 |
| 0  | Header       |   |
| 1  | Header 2     |   |
| 2  | ESO_BO       |   |
| 3  | ESO_B1       |   |
| 4  | ESO_B2       |   |
| 5  | ESO_B3       |   |
| 6  | ESO_B4       |   |
| 7  | ESO_B5       |   |
| 8  | Reserved     |   |
| 9  | Reserved     |   |
| 10 | Reserved     |   |
| 11 | ES1_B0       |   |
| 12 | ES1_B1       |   |
| 13 | ES1_B2       |   |
| 14 | ES1_B3       |   |
| 15 | ES1_B4       |   |
| 16 | ES1_B5       |   |
| 17 | Reserved     |   |
| 18 | Reserved     |   |
| 19 | Reserved     |   |
|    |              |   |

6b Ext Sensor 0 +

|    | 9b Ext Sensor 0 + |
|----|-------------------|
|    | Ext Sensor 1      |
|    | (20 bytes)        |
|    | 7 0               |
| 0  | Header            |
| 1  | Header 2          |
| 2  | ESO_BO            |
| 3  | ESO_B1            |
| 4  | ESO_B2            |
| 5  | ESO_B3            |
| 6  | ESO_B4            |
| 7  | ESO_B5            |
| 8  | ESO_B6            |
| 9  | ESO_B7            |
| 10 | ESO_B8            |
| 1  | ES1_B0            |
| 12 | ES1_B1            |
| 13 | ES1_B2            |
| 14 | ES1_B3            |
| 15 | ES1_B4            |
| 16 | ES1_B5            |
| 17 | Reserved          |
| 18 | Reserved          |
| 19 | Reserved          |
|    |                   |

| Accel + Gyro +    |    | Accel + Gyro +    |
|-------------------|----|-------------------|
| 6b Ext Sensor 0 + |    | 9b Ext Sensor 0 + |
| Ext Sensor 1      |    | Ext Sensor 1      |
| (32 bytes)        |    | (32 bytes)        |
| 7 (32 5)(65)      |    | 7 (32 5)(65)      |
| Header            | 0  | Header            |
| Header 2          | 1  | Header 2          |
| Ax H              | 2  | Ax H              |
| Ax L              | 3  | Ax L              |
| Ay H              | 4  | Ay H              |
| Ay L              | 5  | Ay L              |
| Az H              | 6  | Az H              |
| Az L              | 7  | Az L              |
| Gx H              | 8  | Gx H              |
| Gx L              | 9  | Gx L              |
| Gy H              | 10 | Gy H              |
| Gy L              | 11 | GyL               |
| Gz H              | 12 | Gz H              |
| Gz L              | 13 | Gz L              |
| ESO_BO            | 14 | ESO_BO            |
| ESO_B1            | 15 | ESO_B1            |
| ESO_B2            | 16 | ESO_B2            |
| ESO_B3            | 17 | ESO_B3            |
| ESO_B4            | 18 | ESO_B4            |
| ESO_B5            | 19 | ESO_B5            |
| Reserved          | 20 | ESO_B6            |
| Reserved          | 21 | ESO_B7            |
| Reserved          | 22 | ESO_B8            |
| ES1_B0            | 23 | ES1_B0            |
| ES1_B1            | 24 | ES1_B1            |
| ES1_B2            | 25 | ES1_B2            |
| ES1_B3            | 26 | ES1_B3            |
| ES1_B4            | 27 | ES1_B4            |
| ES1_B5            | 28 | ES1_B5            |
| Temp (1 byte)     | 29 | Temp (1 byte)     |
| Timestamp H       | 30 | Timestamp H       |
| Timestamp L       | 31 | Timestamp L       |
|                   | ,  |                   |

#### **5.2 FIFO HEADER**

The following table shows the structure of the first byte of the FIFO header.

| Bit Field | ltem           | Description                                                                             |
|-----------|----------------|-----------------------------------------------------------------------------------------|
|           |                | 1: FIFO header length is extended to 2 bytes. The second byte is used for               |
| 7         | EXT_HEADER     | compressed frame decoding fields or external sensors information                        |
|           |                | 0: FIFO header length is 1 byte                                                         |
| 6         | ACCEL EN       | 1: Accel is enabled or high resolution is enabled                                       |
| 0         | ACCEL_EN       | 0: Accel is not enabled and high resolution is not enabled                              |
| 5         | GYRO EN        | 1: Gyro is enabled or high resolution is enabled                                        |
| 3         | GTKO_EN        | 0: Gyro is not enabled and high resolution is not enabled                               |
| 4         | HIDES EN       | 1: High-resolution is enabled (20-bytes format)                                         |
| 4         | HIRES_EN       | 0: High-resolution is not enabled                                                       |
|           |                | 1: Timestamp field is included in the packet. This requires that: a) high-resolution is |
|           |                | enabled, or b) both Accel and Gyro are enabled, or c) either Accel or Gyro are          |
| 3         | TMST FIELD EN  | enabled, and either ESO or ES1 are enabled                                              |
|           | 1W31_11225_214 | The timestamp field contains the timestamp value or FSYNC-ODR delay depending           |
|           |                | on configuration                                                                        |
|           |                | 0: Timestamp field is not included in the packet                                        |
|           |                | 1: FSYNC is triggered and the Timestamp field contains the FSYNC-ODR delay              |
| 2         | FSYNC_TAG_EN   | 0: FSYNC is not triggered and the Timestamp field does not contain the FSYNC-ODR        |
|           |                | delay                                                                                   |



|   |   |           | 1: The ODR for accel is different for this accel data packet compared to the previous |
|---|---|-----------|---------------------------------------------------------------------------------------|
|   | 1 | ACCEL_ODR | accel packet                                                                          |
|   |   |           | 0: The ODR for accel is the same as the previous packet with accel                    |
| Ī |   |           | 1: The ODR for gyro is different for this gyro data packet compared to the previous   |
|   | 0 | GYRO_ODR  | gyro packet                                                                           |
|   |   |           | 0: The ODR for gyro is the same as the previous packet with gyro                      |

When External Sensors are enabled, an additional header byte is used. The second byte of the header is described below.

| Bit Field | Item      | Description                                  |
|-----------|-----------|----------------------------------------------|
| 7:5       | -         | Reserved                                     |
|           |           | Indicates how many bytes sensor ESO provides |
| 4         | ES0_6b_9b | 1: Sensor ESO provides 9 bytes data          |
|           |           | 0: Sensor ESO provides 6 bytes data          |
| 3         | ES1 VID   | 1: ES1 data is valid                         |
| 5         | 3 ES1_VLD | 0: ES1 data is not valid                     |
| ,         | ECO 7/10  | 1: ESO data is valid                         |
| 2         | ESO_VLD   | 0: ESO data is not valid                     |
| 1         | ES1_EN    | 1: Sensor ES1 is enabled                     |
| 1         |           | 0: Sensor ES1 is not enabled                 |
| 0         | ESO_EN    | 1: Sensor ESO is enabled                     |
| U         |           | 0: Sensor ESO is not enabled                 |



## 6 PROGRAMMABLE INTERRUPTS

The ICM-45686 has a programmable interrupt system that can generate an interrupt signal on the INT pins. Status flags indicate the source of an interrupt. Interrupt sources may be enabled and disabled individually. There are two interrupt outputs. Any interrupt may be mapped to either interrupt pin as explained in the register section. The following configuration options are available for the interrupts:

- INT1 and INT2 can be push-pull or open drain
- Level or pulse mode
- Active high or active low

Additionally, ICM-45686 includes In-band Interrupt (IBI) support for the I3C<sup>SM</sup> interface.



## 7 EDMP

The on-chip Enhanced Digital Motion Processor (EDMP) is designed for motion processing of next-gen sensor products. It enables ultra-low power run-time and offloads computation of motion processing and sensor fusion algorithms from the host processor. It enables the host system to execute custom algorithms and issue software interrupts to the external environment. The EDMP can be deployed in the system to minimize system level power, simplify the software architecture, and save valuable MIPS on the host processor. The EDMP implements a motion sensor optimized custom ISA with special motion processing instructions.



## 8 APEX MOTION FUNCTIONS

The APEX (Advanced Pedometer and Event Detection - neXt gen) features of ICM-45686 consist of:

- Pedometer: Tracks Step Count, also issues Step Detect interrupt.
- Tilt Detection: Issues an interrupt when the Tilt angle exceeds 35° for more than a programmable time.
- Raise to Wake/Sleep: Gesture detection for wake and sleep events. Interrupt is issued when either of these two events are detected.
- Single Tap / Double Tap Detection: Issues an interrupt when a tap is detected, along with the tap type.
- Wake on Motion: Detects motion when accelerometer data exceeds a programmable threshold. This motion event can be used to enable chip operation from sleep mode.
- Freefall Detection: Triggers an interrupt when device freefall is detected and outputs freefall duration.
- Significant Motion Detection: Detects significant motion based on accelerometer data.
- Low-G Detection: Triggers an interrupt when absolute value of accelerometer combined axis falls below a programmable threshold and stays below the threshold for a programmable time.
- High-G Detection: Triggers an interrupt when absolute value of accelerometer goes above a programmable threshold and stays above the threshold for a programmable time.

These functions are run as software on EDMP.



## 9 DIGITAL INTERFACE

### 9.1 I3CSM, I<sup>2</sup>C AND SPI SERIAL INTERFACES

The internal registers and memory of the ICM-45686 can be accessed using I3C<sup>SM</sup> at 12.9 MHz (data rates up to 12.9 Mbps in SDR mode, 25.8 Mbps in DDR mode), I<sup>2</sup>C at 1 MHz or SPI at 24 MHz. SPI operates in 3-wire or 4-wire mode. Pin assignments for serial interfaces are described in section 4.

When the device is not in SPI mode, the default bus protocol is  $I^2C$  with the internal 50ns glitch filter enabled. The  $1^{st}$  transaction seen by the device with 0x7E as the device ID automatically turns off the internal 50ns glitch filter. This first 0x7E on the SCL/SDA bus can be at up to 2.5MHz in open-drain mode. Once the internal 50ns glitch filter is off, the device supports up to 12.9MHz bus speed.

## 9.2 I3C<sup>SM</sup> INTERFACE

 $I3C^{SM}$  is a new 2-wire digital interface comprised of the signals serial data (SDA) and serial clock (SCLK).  $I3C^{SM}$  is intended to improve upon the  $I^2C$  interface, while preserving backward compatibility. The  $I3C^{SM}$  capability of this device is compliant with Version 1.0 of the MIPI Alliance Specification for  $I3C^{SM}$ . Please refer to the corresponding MIPI  $I3C^{SM}$  specification for  $I3C^{SM}$  timing information for this device.

I3C<sup>SM</sup> carries the advantages of I<sup>2</sup>C in simplicity, low pin count, easy board design, and multi-drop (vs. point to point), but provides the higher data rates, simpler pads, and lower power of SPI. I3C<sup>SM</sup> adds higher throughput for a given frequency, in-band interrupts (from slave to master), dynamic addressing.

ICM-45686 supports the following features of I3C<sup>SM</sup>:

- SDR data rate up to 12.9 Mbps
- DDR data rate up to 25.8 Mbps
- Dynamic address allocation
- In-band Interrupt (IBI) support
- Support for asynchronous timing control mode 0
- Error detection (CRC and/or Parity)
- Common Command Code (CCC)

The ICM-45686 always operates as an I3C<sup>SM</sup> slave device when communicating to the system processor, which thus acts as the I3C<sup>SM</sup> master. I3C<sup>SM</sup> master controls an active pullup resistance on SDA, which it can enable and disable. The pullup resistance may be a board level resistor controlled by a pin, or it may be internal to the I3C<sup>SM</sup> master.

The following table shows I3C<sup>SM</sup> Common Command Code (CCC) commands supported by the device.

|   | CCC Description                                  | Required or Optional per I3C v1.0 | Supported by<br>ICM-45686 Host<br>Interface |
|---|--------------------------------------------------|-----------------------------------|---------------------------------------------|
| 1 | ENEC, broadcast mode. (Enable Events).           | Required                          | Yes                                         |
| 2 | DISEC, broadcast mode. (Disable Events)          | Required                          | Yes                                         |
| 3 | ENTASO, broadcast mode. (Enter Activity State 0) | Required                          | Yes                                         |
| 4 | ENTAS1, broadcast mode. (Enter Activity State 1) | Optional                          | No                                          |
| 5 | ENTAS2, broadcast mode. (Enter Activity State 0) | Optional                          | No                                          |
| 6 | ENTAS3, broadcast mode. (Enter Activity State 0) | Optional                          | No                                          |



| 7  | RSTDA <i>A</i><br>assignm | n, broadcast mode. (Reset dynamic address nent).       | Required    | Yes |  |  |  |
|----|---------------------------|--------------------------------------------------------|-------------|-----|--|--|--|
| 8  | ENTDA/<br>assignm         | A, broadcast mode. (Enter dynamic address<br>nent).    | Required    | Yes |  |  |  |
| 9  | DEFSLV                    | S, broadcast mode. (Define list of slaves).            | Optional    | No  |  |  |  |
| 10 | SETMW                     | L, broadcast mode. (Set Max Write Length).             | Required    | Yes |  |  |  |
| 11 | SETMRL                    | ., broadcast mode. (Set Max Read Length).              | Required    | Yes |  |  |  |
| 12 | ENTTM,                    | , broadcast mode. (Enter Test Mode).                   | Optional    | No  |  |  |  |
| 13 | ENTHD                     | RO, broadcast mode. (Enter HDR DDR mode)               | Optional    | Yes |  |  |  |
| 14 | ENTHD                     | R1, broadcast mode. (Enter HDR TSP mode)               | Optional    | No  |  |  |  |
| 15 | ENTHD                     | R2, broadcast mode. (Enter HDR TSL mode)               | Optional No |     |  |  |  |
| 16 | SETXTIN                   | ΛΕ, broadcast mode. (Exchange Timing Information       | n).         |     |  |  |  |
|    | 16.1                      | Defining byte = 0x7F (ST)                              | Optional    | Yes |  |  |  |
|    | 16.2                      | Defining byte = 0xBF (DT)                              | Optional    | Yes |  |  |  |
|    | 16.3                      | Defining byte = 0xDF (Enter Async Mode 0)              | Optional    | Yes |  |  |  |
|    | 16.4                      | Defining byte = 0xEF (Enter Async Mode 1)              | Optional    | No  |  |  |  |
|    | 16.5                      | Defining byte = 0xF7 (Enter Async Mode 2)              | Optional    | No  |  |  |  |
|    | 16.6                      | Defining byte = 0xFB (Enter Async Mode 3)              | Optional    | No  |  |  |  |
|    | 16.7                      | Defining byte = 0xFD (Async Trigger for Async Mode 3). | Optional    | No  |  |  |  |
|    | 16.8                      | Defining byte = 0x3F (TPH)                             | Optional    | Yes |  |  |  |
|    | 16.9                      | Defining byte = 0x9f (TU)                              | Optional    | Yes |  |  |  |
|    | 16.10                     | Defining byte = 0x8F (ODR)                             | Optional    | Yes |  |  |  |
| 17 | ENEC, d                   | irect mode. (Enable Events).                           | Required    | Yes |  |  |  |
| 18 | DISEC, o                  | direct mode. (Disable Events).                         | Required    | Yes |  |  |  |
| 19 | ENTAS0                    | , direct mode. (Enter Activity State 0).               | Required    | Yes |  |  |  |
| 20 | ENTAS1                    | , direct mode. (Enter Activity State 1).               | Optional    | No  |  |  |  |
| 21 | ENTAS2                    | , direct mode. (Enter Activity State 2).               | Optional    | No  |  |  |  |
| 22 | ENTAS3                    | , direct mode. (Enter Activity State 3).               | Optional    | No  |  |  |  |
| 23 | RSTDAA<br>assignm         | n, direct mode. (Reset dynamic address<br>ment).       | Required    | Yes |  |  |  |



| 24   | SETDASA, address).    | , direct mode. (Set Dynamic address from static        | Optional               | Yes |
|------|-----------------------|--------------------------------------------------------|------------------------|-----|
| 25   | SETNEW                | DA, direct mode. (Set new dynamic address)             | Required               | Yes |
| 26   | SETMWL,               | , direct mode. (Set Max Write Length).                 | Required / Conditional | Yes |
| 27   | SETMRL,               | direct mode. (Set Max Read length).                    | Required / Conditional | Yes |
| 28   | GETMWL                | , direct mode. (Get Max write length).                 | Required / Conditional | Yes |
| 29   | GETMRL,               | direct mode. (Get Max Read length).                    | Required / Conditional | Yes |
| 30   | GETPID, o             | direct mode. (Get provisional ID).                     | Required               | Yes |
| 31   | GETBCR,               | direct mode. (Get Bus Characteristics Register).       | Required               | Yes |
| 32   | GETDCR,<br>Register). | direct mode. (Get Device Characteristics               | Required               | Yes |
| 33   | GETSTAT               | US, direct mode. (Get Device Status).                  | Required               | Yes |
| 34   | GETACCN               | /IST, direct mode. (Get Accept Mastership).            | Optional               | No  |
| 35   | SETBRGT               | GT, direct mode. (Set Bridge Targets).                 | Optional               | No  |
| 36   | GETMXD                | S, direct mod. (Get Max Data Speed).                   | Optional               | Yes |
| 37   | GETHDRO               | CAP, direct mode. (Get HDR capability).                | Optional               | Yes |
| 38   | SETXTIME              | E, direct mode. (Set Exchange Timing information       | n).                    |     |
|      | 38.1                  | Defining byte = 0x7F (ST)                              | Optional               | Yes |
|      | 38.2                  | Defining byte = 0xBF (DT)                              | Optional               | Yes |
|      | 38.3                  | Defining byte = 0xDF (Enter Async Mode 0)              | Optional               | Yes |
|      | 38.4                  | Defining byte = 0xEF (Enter Async Mode 1)              | Optional               | No  |
|      | 38.5                  | Defining byte = 0xF7 (Enter Async Mode 2)              | Optional               | No  |
|      | 38.6                  | Defining byte = 0xFB (Enter Async Mode 3)              | Optional               | No  |
|      | 38.7                  | Defining byte = 0xFD (Async Trigger for Async Mode 3). | Optional               | No  |
| <br> |                       |                                                        |                        |     |



|    | 38.8                 | Defining byte = 0x3F (TPH)                | Optional | Yes |
|----|----------------------|-------------------------------------------|----------|-----|
|    | 38.9                 | Defining byte = 0x9f (TU)                 | Optional | Yes |
|    | 38.10                | Defining byte = 0x8F (ODR)                | Optional | Yes |
| 39 | GETXTIM<br>Informati | E, direct mode. (Get Exchange Timing on). | Optional | Yes |

Table 13. I3CSM CCC Commands

### 9.3 I<sup>2</sup>C INTERFACE

 $I^2C$  is a two-wire interface comprised of the signals serial data (SDA) and serial clock (SCL). In general, the lines are open-drain and bi-directional. In a generalized  $I^2C$  interface implementation, attached devices can be a master or a slave. The master device puts the slave address on the bus, and the slave device with the matching address acknowledges the master.

The ICM-45686 always operates as a slave device when communicating to the system processor, which thus acts as the master. SDA and SCL lines typically need pull-up resistors to VDDIO. The maximum bus speed is 1 MHz.

The slave address of the ICM-45686 is b110100X, which is 7 bits long. The LSB bit of the 7-bit address is determined by the logic level on pin AP\_AD0. This allows two ICM-45686s to be connected to the same I<sup>2</sup>C bus. When used in this configuration, the address of one of the devices should be b1101000 (pin AP\_AD0 is logic low) and the address of the other should be b1101001 (pin AP\_AD0 is logic high).

### 9.4 I<sup>2</sup>C MASTER INTERFACE

 $I^2C$  master is compliant with the  $I^2C$  standard-Mode (max 100kbps), and  $I^2C$  Fast-Mode (max 400kbps). It supports 8-bit  $I^2C$  static address. It does not support multi-master on the  $I^2C$  bus. Clock-stretching by external  $I^2C$  devices is not supported.



#### 9.5 SPI INTERFACE

The ICM-45686 supports 3-wire or 4-wire SPI for the host interface. The ICM-45686 always operates as a Slave device during standard Master-Slave SPI operation.

With respect to the Master, the Serial Clock output (SCLK), the Serial Data Output (SDO), the Serial Data Input (SDI), and the Serial Data IO (SDIO) are shared among the Slave devices. Each SPI slave device requires its own Chip Select (CS) line from the master.

CS goes low (active) at the start of transmission and goes back high (inactive) at the end. Only one CS line is active at a time, ensuring that only one slave is selected at any given time. The CS lines of the non-selected slave devices are held high, causing their SDO lines to remain in a high-impedance (high-z) state so that they do not interfere with any active devices.

#### SPI Operational Features

- 1. Data is delivered MSB first and LSB last
- 2. Data is latched on the rising edge of SCLK
- 3. Data should be transitioned on the falling edge of SCLK
- 4. The maximum frequency of SCLK is 24 MHz (it is 20MHz at VDDIO 1.2V)
- 5. SPI read and write operations are completed in 16 or more clock cycles (two or more bytes). The first byte contains the Register Address, and the following byte(s) contain(s) the SPI data. The first bit of the first byte contains the Read/Write bit and indicates the Read (1) operation. The following 7 bits contain the Register Address. In cases of multiple-byte Reads, data is two or more bytes:

#### Register Address format

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| R/W | A6 | A5 | A4 | А3 | A2 | A1 | Α0  |

### SPI Data format

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

6. Supports Single or Burst Read/Writes.



Figure 12. Typical SPI Master/Slave Configuration



## 10 ASSEMBLY

This section provides general guidelines for assembling InvenSense Micro Electro-Mechanical Systems (MEMS) devices packaged in LGA package.

### **10.1 ORIENTATION OF AXES**

The diagram below shows the orientation of the axes of sensitivity and the polarity of rotation. Note the pin 1 identifier (•) in the figure.



Figure 13. Orientation of Axes of Sensitivity and Polarity of Rotation



### 10.2 PACKAGE DIMENSIONS

14 Lead LGA (2.5x3x0.81) mm NiAu pad finish





|                             |         | DIMI  | ENSIONS IN MILLIM | 1ETERS |
|-----------------------------|---------|-------|-------------------|--------|
|                             | SYMBOLS | MIN   | NOM               | MAX    |
| Total Thickness             | Α       | 0.76  | 0.81              | 0.86   |
| Substrate Thickness         | A1      |       | 0.105             | REF    |
| Mold Thickness              | A2      |       | 0.7               | REF    |
| Body Size                   | D       |       | 2.5               | BSC    |
| Body Size                   | E       |       | 3                 | BSC    |
| Lead Width                  | w       | 0.2   | 0.25              | 0.3    |
| Lead Length                 | L       | 0.425 | 0.475             | 0.525  |
| Lead Pitch                  | e       |       | 0.5               | BSC    |
| Lead Count                  | n       |       | 14                |        |
| Edge Ball Center to Center  | D1      |       | 1.5               | BSC    |
| Luge Bail Center to Center  | E1      |       | 1                 | BSC    |
| Body Center to Contact Ball | SD      |       | 0.25              | BSC    |
| Body Center to Contact Ball | SE      |       |                   | BSC    |
| Package Edge Tolerance      | aaa     |       | 0.1               |        |
| Mold Flatness               | bbb     |       | 0.2               |        |
| Coplanarity                 | ddd     |       | 0.08              |        |



## 11 DEVICE PACKAGE IN TAPE AND REEL

ICM-45686 devices are packaged in the tape and reel as shown in the figures below.



Figure 14. ICM-45686 Device Package in Tape and Reel



Figure 15. Tape Dimensions with ICM-45686 Device Package



## 12 PART NUMBER PACKAGE MARKING

The part number package marking for ICM-45686 devices is summarized below:

| Part Number | Part Number Package Marking |
|-------------|-----------------------------|
| ICM-45686   | 14586                       |





## 13 INDIRECT REGISTER ACCESS

### 13.1 HOST INDIRECT ACCESS REGISTER (IREG)

An IREG is a register or a memory storage element that is not addressed directly by a 7-bit address. IREGs can only be addressed using an internal 16-bit address. Indirect register access procedures described in this section must be used to access all IREGs.

The host configures the internal 16-bit address by programming following registers: {ireg\_addr\_15\_8[7:0], ireg\_addr\_7\_0[7:0]}.

### 13.2 GENERAL RULES FOR ACCESSING IREG

- 1. Burst-write and burst-read operations are not supported when accessing IREGs from the host.
- 2. Reading of an IREG is done on a read-pre-fetch basis (details in IREG READ section below).
- 3. A minimum wait time (refer to section MINIMUM WAIT TIME GAP below for details) is required between two consecutive read/write access to an IREG.

#### 13.3 MINIMUM WAIT TIME-GAP

The minimum time gap between two consecutive IREG accesses for various IREG components is 4µs.

#### 13.4 IREG WRITE

Procedure for writing to an IREG.

- The host specifies the destination address of an IREG by programming IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - a. If host wants to access a register in IMEM\_SRAM, it should add base address 0x0000 to the address of that register shown in the IMEM\_SRAM registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - b. If host wants to access a register in IPREG\_BAR, it should add base address 0xA000 to the address of that register shown in the IPREG\_BAR registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - c. If host wants to access a register in IPREG\_SYS1, it should add base address 0xA400 to the address of that register shown in the IPREG\_SYS1 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - d. If host wants to access a register in IPREG\_SYS2, it should add base address 0xA500 to the address of that register shown in the IPREG\_SYS2 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - e. If host wants to access a register in IPREG\_TOP1, it should add base address 0xA200 to the address of that register shown in the IPREG\_TOP1 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
- 2. The host programs the write data to the IREG DATA register.
- 3. The above programming steps must be performed in a single burst-write transaction to prevent an unintended read-pre-fetch operation.
- 4. After the IREG\_DATA register is written, an internal operation is triggered to pass the contents from the IREG\_DATA register to a register pointed by {IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8}.
- 5. After the contents from the IREG\_DATA register is written to the selected register, the internal 16-bit address is auto-incremented.
- 6. After a minimum wait time-gap, the host can write to the IREG\_DATA register again, which is effectively writing to the register pointed by the post-auto-incremented address.
- 7. Or, after a minimum wait time-gap, the host can program a new destination address for the next write operation.



#### 13.5 IREG READ

Procedure for reading from an IREG.

- The host specifies the destination address of an IREG by programming IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - a. If host wants to access a register in IMEM\_SRAM, it should add base address 0x0000 to the address of that register shown in the IMEM\_SRAM registers section, and then use that resulting value in registers IREG ADDR 7 0, IREG ADDR 15 8.
  - b. If host wants to access a register in IPREG\_BAR, it should add base address 0xA000 to the address of that register shown in the IPREG\_BAR registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - c. If host wants to access a register in IPREG\_SYS1, it should add base address 0xA400 to the address of that register shown in the IPREG\_SYS1 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - d. If host wants to access a register in IPREG\_SYS2, it should add base address 0xA500 to the address of that register shown in the IPREG\_SYS2 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
  - e. If host wants to access a register in IPREG\_TOP1, it should add base address 0xA200 to the address of that register shown in the IPREG\_TOP1 registers section, and then use that resulting value in registers IREG\_ADDR\_7\_0, IREG\_ADDR\_15\_8.
- 2. Upon the CSB=1 (SPI) or STOP (I2C) after the above programming, an internal read-pre-fetch operation is triggered.
- 3. The internal read-pre-fetch operation returns the desired data, which is saved to the IREG\_DATA register.
- 4. After a minimum wait time-gap, the host reads the IREG\_DATA register to retrieve the read-data.
- 5. After the host reads the IREG\_DATA register, the internal 16-bit address is auto-incremented, and another internal read-pre-fetch is automatically triggered, to fetch data from the IREG register pointed to by the post-auto-incremented address.
- 6. After a minimum wait time-gap, the host can either read the IREG\_DATA register to get the read-data from the next address location, or it can program a new read address.



## 14 DEVICE CONFIGURATION FOR DATA ENDIANNESS

By default the device data endianness is Little Endian, for data in Sensor Data Registers and FIFO, and for FIFO Count. User must set register field SREG\_DATA\_ENDIAN\_SEL in register SREG\_CTRL to 1, to enable Big Endian data format for data in Sensor Data Registers and FIFO, and for FIFO Count.

Data descriptions in the register map for Sensor Data Registers, FIFO data, and FIFO Count are for the commonly used Big Endian format.



## 15 REGISTER MAP

This section lists the register map for the ICM-45686, for user bank 0, IMEM\_SRAM, IPREG\_BAR, IPREG\_TOP1, IPREG\_SYS1, IPREG\_SYS2.

Please refer to the procedure in Section 14 for configuring device data endianness before using the register map.

### 15.1 USER BANK 0 REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name    | Serial<br>I/F | Bit7                                     | Bit6                                | Bit5                              | Bit4                                    | Bit3                             | Bit2                     | Bit1                            | Bit0                             |  |
|---------------|----------------|------------------|---------------|------------------------------------------|-------------------------------------|-----------------------------------|-----------------------------------------|----------------------------------|--------------------------|---------------------------------|----------------------------------|--|
| 00            | 00             | ACCEL_DATA_X1_UI | SYNCR         |                                          |                                     |                                   | ACCEL_DAT                               | A_X_UI[15:8]                     |                          |                                 |                                  |  |
| 01            | 01             | ACCEL_DATA_X0_UI | SYNCR         |                                          |                                     |                                   | ACCEL_DAT                               | ^A_X_UI[7:0]                     |                          |                                 |                                  |  |
| 02            | 02             | ACCEL_DATA_Y1_UI | SYNCR         |                                          |                                     |                                   | ACCEL_DAT                               | A_Y_UI[15:8]                     |                          |                                 |                                  |  |
| 03            | 03             | ACCEL_DATA_Y0_UI | SYNCR         |                                          | ACCEL_DATA_Y_UI[7:0]                |                                   |                                         |                                  |                          |                                 |                                  |  |
| 04            | 04             | ACCEL_DATA_Z1_UI | SYNCR         |                                          |                                     |                                   | ACCEL_DAT                               | A_Z_UI[15:8]                     |                          |                                 |                                  |  |
| 05            | 05             | ACCEL_DATA_Z0_UI | SYNCR         |                                          |                                     |                                   | ACCEL_DAT                               | TA_Z_UI[7:0]                     |                          |                                 |                                  |  |
| 06            | 06             | GYRO_DATA_X1_UI  | SYNCR         |                                          |                                     |                                   | GYRO _DAT                               | A_X_UI[15:8]                     |                          |                                 |                                  |  |
| 07            | 07             | GYRO _DATA_X0_UI | SYNCR         |                                          |                                     |                                   | GYRO _DAT                               | ^A_X_UI[7:0]                     |                          |                                 |                                  |  |
| 08            | 08             | GYRO _DATA_Y1_UI | SYNCR         |                                          |                                     |                                   | GYRO _DAT                               | A_Y_UI[15:8]                     |                          |                                 |                                  |  |
| 09            | 09             | GYRO _DATA_Y0_UI | SYNCR         |                                          |                                     |                                   | GYRO _DAT                               | ^A_Y_UI[7:0]                     |                          |                                 |                                  |  |
| 0A            | 10             | GYRO _DATA_Z1_UI | SYNCR         |                                          |                                     |                                   | GYRO_DATA                               | A_Z_UI[15:8]                     |                          |                                 |                                  |  |
| ОВ            | 11             | GYRO _DATA_ZO_UI | SYNCR         |                                          |                                     |                                   | GYRO_DAT                                | A_Z_UI[7:0]                      |                          |                                 |                                  |  |
| 0C            | 12             | TEMP_DATA1_UI    | SYNCR         |                                          |                                     |                                   | TEMP_DA                                 | TA_UI[15:8]                      |                          |                                 |                                  |  |
| 0D            | 13             | TEMP_DATA0_UI    | SYNCR         |                                          | TEMP_DATA_UI[7:0]                   |                                   |                                         |                                  |                          |                                 |                                  |  |
| 0E            | 14             | TMST_FSYNCH      | SYNCR         |                                          | TMST_FSYNC_DATA_UI[15:8]            |                                   |                                         |                                  |                          |                                 |                                  |  |
| OF            | 15             | TMST_FSYNCL      | SYNCR         |                                          | TMST_FSYNC_DATA_UI[7:0]             |                                   |                                         |                                  |                          |                                 |                                  |  |
| 10            | 16             | PWR_MGMT0        | R/W           |                                          | - GYRO_MODE                         |                                   |                                         |                                  |                          |                                 | MODE                             |  |
| 12            | 18             | FIFO_COUNT_0     | R             |                                          |                                     |                                   | FIFO_DATA                               | _CNT[15:8]                       |                          | •                               |                                  |  |
| 13            | 19             | FIFO_COUNT_1     | R             |                                          |                                     |                                   | FIFO_DAT                                | A_CNT[7:0]                       |                          |                                 |                                  |  |
| 14            | 20             | FIFO_DATA        | R             |                                          |                                     |                                   | FIFO                                    | DATA                             |                          |                                 |                                  |  |
| 16            | 22             | INT1_CONFIG0     | R/W           | INT1_STATUS<br>_EN_RESET_<br>DONE        | INT1_STATUS<br>_EN_AUX1_A<br>GC_RDY | INT1_STATUS<br>_EN_AP_AGC<br>_RDY | INT1_STATUS<br>_EN_AP_FSY<br>NC         | INT1_STATUS<br>_EN_AUX1_D<br>RDY | INT1_STATUS<br>_EN_DRDY  | INT1_STATUS<br>_EN_FIFO_TH<br>S | INT1_STATUS<br>_EN_FIFO_FU<br>LL |  |
| 17            | 23             | INT1_CONFIG1     | R/W           | -                                        | INT1_STATUS<br>_EN_APEX_E<br>VENT   | INT1_STATUS<br>_EN_I2CM_D<br>ONE  | INT1_STATUS<br>_EN_I3C_PR<br>OTOCOL_ERR | INT1_STATUS<br>_EN_WOM_Z         | INT1_STATUS<br>_EN_WOM_Y | INT1_STATUS<br>_EN_WOM_X        | INT1_STATUS<br>_EN_PLL_RD<br>Y   |  |
| 18            | 24             | INT1_CONFIG2     | R/W           |                                          |                                     | -                                 |                                         |                                  | INT1_DRIVE               | INT1_MODE                       | INT1_POLARI<br>TY                |  |
| 19            | 25             | INT1_STATUS0     | R/C           | INT1_STATUS<br>_RESET_DON<br>E           | INT1_STATUS<br>_AUX1_AGC_<br>RDY    | INT1_STATUS<br>_AP_AGC_RD<br>Y    | INT1_STATUS<br>_AP_FSYNC                | INT1_STATUS<br>_AUX1_DRDY        | INT1_STATUS<br>_DRDY     | INT1_STATUS<br>_FIFO_THS        | INT1_STATUS<br>_FIFO_FULL        |  |
| 1A            | 26             | INT1_STATUS1     | R/C           | -                                        | INT1_STATUS<br>_APEX_EVEN<br>T      | INT1_STATUS<br>_I2CM_DONE         | INT1_STATUS<br>_I3C_PROTO<br>COL_ERR    | INT1_STATUS<br>_WOM_Z            | INT1_STATUS<br>_WOM_Y    | INT1_STATUS<br>_WOM_X           | INT1_STATUS<br>_PLL_RDY          |  |
| 1B            | 27             | ACCEL_CONFIG0    | R/W           | -                                        |                                     | ACCEL_UI_FS_SEL                   |                                         |                                  | ACCE                     | _ODR                            |                                  |  |
| 1C            | 28             | GYRO_CONFIG0     | R/W           |                                          | GYRO_L                              | II_FS_SEL                         |                                         |                                  | GYRC                     | _ODR                            |                                  |  |
| 1D            | 29             | FIFO_CONFIG0     | R/W           | FIFO_                                    | MODE                                |                                   |                                         | FIFO_                            | DEPTH                    |                                 |                                  |  |
| 1E            | 30             | FIFO_CONFIG1_0   | R/W           |                                          |                                     |                                   | FIFO_WI                                 | И_TH[7:0]                        |                          |                                 |                                  |  |
| 1F            | 31             | FIFO_CONFIG1_1   | R/W           | FIFO_WM_TH[15:8]                         |                                     |                                   |                                         |                                  |                          |                                 |                                  |  |
| 20            | 32             | FIFO_CONFIG2     | R/W           | FIFO_FLUSH - FIFO_WR_W<br>M_GT_TH        |                                     |                                   |                                         |                                  |                          | -                               |                                  |  |
| 21            | 33             | FIFO_CONFIG3     | R/W           | - FIFO_ES1_EN FIFO_ES0_EN FIFO_HIRES_ EN |                                     |                                   |                                         |                                  | FIFO_GYRO_<br>EN         | FIFO_ACCEL_<br>EN               | FIFO_IF_EN                       |  |
| 22            | 34             | FIFO_CONFIG4     | R/W           |                                          |                                     |                                   |                                         |                                  | FIFO_ESO_6B<br>_9B       |                                 |                                  |  |
| 23            | 35             | TMST_WOM_CONFIG  | R/W           | -                                        | TMST_DELTA<br>_EN                   | TMST_RESOL                        | WOM_EN                                  | WOM_MODE                         | WOM_INT_<br>MODE         | wom_I                           | NT_DUR                           |  |



| 2A   42   EDMP_APEX_EN1   R/W   .   EDMP_ENAB   FEATURE3_E   .   POWER_SAY   E_EN   INIT_EN   RONG ON E_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Addr<br>(Hex) | Addr<br>(Dec.) | Register Name       | Serial<br>I/F | Bit7                    | Bit6                                 | Bit5          | Bit4                     | Bit3          | Bit2                     | Bit1              | Bit0                                          |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------------------|---------------|-------------------------|--------------------------------------|---------------|--------------------------|---------------|--------------------------|-------------------|-----------------------------------------------|--|--|
| 25   37   SPINC CORRIGO   N/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24            | 36             | FSYNC_CONFIG0       | R/W           |                         |                                      | -             |                          | AG_CLEAR_S    |                          | AP_FSYNC_SEL      |                                               |  |  |
| 27   39   000-PCT SEN OOR CFG   R/W   00T_SENON_PCT   00T_SE | 25            | 37             | FSYNC_CONFIG1       | R/W           |                         |                                      | -             |                          | _FLAG_CLEA    |                          | AUX1_FSYNC_SEL    |                                               |  |  |
| 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26            | 38             | RTC_CONFIG          | R/W           | -                       | RTC_ALIGN                            | RTC_MODE      |                          |               | -                        |                   |                                               |  |  |
| 29   41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 27            | 39             | DMP_EXT_SEN_ODR_CFG | R/W           | -                       |                                      |               | EXT_ODR                  |               |                          | APEX_ODR          |                                               |  |  |
| 2A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 28            | 40             | ODR_DECIMATE_CONFIG | R/W           |                         | GYRO_FIFO_ODR_DEC ACCEL_FIFO_ODR_DEC |               |                          |               |                          |                   |                                               |  |  |
| 20   43   APER BUFFER MOMT   R/W   F DURATION HOST BPTR   FF DURATION BOME WIFT   STEP COUNT HOST BPTR   AP SP1 AM MODE   A | 29            | 41             | EDMP_APEX_EN0       | R/W           | SMD_EN                  | R2W_EN                               | FF_EN         | PEDO_EN                  | TILT_EN       |                          | -                 | TAP_EN                                        |  |  |
| 2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2A            | 42             | EDMP_APEX_EN1       | R/W           | -                       |                                      |               |                          | -             |                          | INIT_EN           | SOFT_HARD_<br>IRON_CORR_<br>EN                |  |  |
| 2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2B            | 43             | APEX_BUFFER_MGMT    | R/W           | FF_DURATION             | N_HOST_RPTR                          | FF_DURATION   | _EDMP_WPTR               | STEP_COUNT    | _HOST_RPTR               | STEP_COUNT        | _EDMP_WPTR                                    |  |  |
| 20   45   INTT_CONTG_OVED   R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2C            | 44             | INTF_CONFIG0        | R/W           |                         | -                                    | CESS_AUX1_    |                          | -             |                          |                   | AP_SPI_MOD<br>E                               |  |  |
| 2F   47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2D            | 45             | INTF_CONFIG1_OVRD   | R/W           |                         |                                      | -             |                          |               | MODE_OVRD                |                   | AP_SPI_MOD<br>E_OVRD_VAL                      |  |  |
| 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2E            | 46             | INTF_AUX_CONFIG     | R/W           |                         |                                      |               |                          |               |                          |                   |                                               |  |  |
| STEP    | 2F            | 47             | IOC_PAD_SCENARIO    | R             |                         |                                      | -             |                          |               | AUX1_                    | _MODE             | AUX1_ENABL<br>E                               |  |  |
| 33   51   DRIVE_CONFIGE   R/W   PADS_I3C_DDR_SLEW   PADS_I3C_SDR_SLEW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30            | 48             |                     | R/W           |                         |                                      |               |                          |               | .E_OVRD_VAL              |                   | AUX1_ENABL<br>E_OVRD_VAL                      |  |  |
| 34   52   DRIVE_CONFIG2   R/W   INT_STATUS   MASK_PIN_R   ZW_WARE_D   ZW_ | 32            | 50             | DRIVE_CONFIG0       | R/W           | -                       |                                      | PADS_I2C_SLEW |                          |               | PADS_SPI_SLEW            |                   | -                                             |  |  |
| 39   57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 33            | 51             | DRIVE_CONFIG1       | R/W           |                         | -                                    | P             | ADS_I3C_DDR_SLE          | W             | Р                        | PADS_I3C_SDR_SLEW |                                               |  |  |
| 39   57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 34            | 52             | DRIVE_CONFIG2       | R/W           |                         |                                      | -             |                          |               |                          |                   |                                               |  |  |
| Sa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 39            | 57             | INT_APEX_CONFIG0    | R/W           | MASK_PIN_R<br>2W_WAKE_D | MASK_PIN_F                           | MASK_PIN_S    | MASK_PIN_S<br>TEP_CNT_OV | MASK_PIN_TI   | MASK_PIN_L               | MASK_PIN_H        | INT_STATUS_<br>MASK_PIN_T<br>AP_DET           |  |  |
| 38   59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3A            | 58             | INT_APEX_CONFIG1    | R/W           |                         | -                                    |               | MASK_PIN_S               | -             | MASK_PIN_S<br>ELFTEST_DO | MASK_PIN_S        | INT_STATUS_<br>MASK_PIN_R<br>2W_SLEEP_D<br>ET |  |  |
| SELFTEST_DO   SELFTEST_DO   SELFTEST_DO   SELFTEST_DO   SELFTEST_DO   SMD_DET   R2W_SLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3B            | 59             | INT_APEX_STATUS0    | R/C           | R2W_WAKE_               |                                      |               | STEP_CNT_O               |               |                          |                   | INT_STATUS_<br>TAP_DET                        |  |  |
| 45         69         ACCEL_DATA_X_O_AUX1         SYNCR         ACCEL_DATA_X_AUX1[7:0]           46         70         ACCEL_DATA_Y_AUX1         SYNCR         ACCEL_DATA_Y_AUX1[15:8]           47         71         ACCEL_DATA_Y_AUX1         SYNCR         ACCEL_DATA_Y_AUX1[7:0]           48         72         ACCEL_DATA_Z_AUX1         SYNCR         ACCEL_DATA_Z_AUX1[7:0]           49         73         ACCEL_DATA_Z_O_AUX1         SYNCR         ACCEL_DATA_Z_AUX1[7:0]           4A         74         GYRO_DATA_X_AUX1         SYNCR         GYRO_DATA_X_AUX1[7:0]           4B         75         GYRO_DATA_XO_AUX1         SYNCR         GYRO_DATA_X_AUX1[7:0]           4C         76         GYRO_DATA_YI_AUX1         SYNCR         GYRO_DATA_Y_AUX1[15:8]           4D         77         GYRO_DATA_YO_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4E         78         GYRO_DATA_ZO_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]           51         81         TEMP_DATA_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3C            | 60             | INT_APEX_STATUS1    | R/C           |                         | -                                    |               |                          | -             | SELFTEST_DO              |                   | INT_STATUS_<br>R2W_SLEEP_<br>DET              |  |  |
| 46 70 ACCEL_DATA_Y1_AUX1 SYNCR ACCEL_DATA_Y_AUX1[15:8] 47 71 ACCEL_DATA_Y0_AUX1 SYNCR ACCEL_DATA_Y_AUX1[7:0] 48 72 ACCEL_DATA_Z1_AUX1 SYNCR ACCEL_DATA_Z_AUX1[15:8] 49 73 ACCEL_DATA_Z0_AUX1 SYNCR ACCEL_DATA_Z_AUX1[7:0] 4A 74 GYRO_DATA_X1_AUX1 SYNCR GYRO_DATA_X_AUX1[15:8] 4B 75 GYRO_DATA_X0_AUX1 SYNCR GYRO_DATA_X_AUX1[7:0] 4C 76 GYRO_DATA_Y1_AUX1 SYNCR GYRO_DATA_Y_AUX1[15:8] 4D 77 GYRO_DATA_Y0_AUX1 SYNCR GYRO_DATA_Y_AUX1[7:0] 4E 78 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[7:0] 50 80 TEMP_DATA_AUX1 SYNCR TEMP_DATA_AUX1[7:0] 51 81 TEMP_DATA_AUX1 5YNCR TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 44            | 68             | ACCEL_DATA_X1_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _X_AUX1[15:8] |                          |                   |                                               |  |  |
| 47         71         ACCEL_DATA_Y0_AUX1         SYNCR         ACCEL_DATA_Y_AUX1[7:0]           48         72         ACCEL_DATA_Z1_AUX1         SYNCR         ACCEL_DATA_Z_AUX1[7:0]           49         73         ACCEL_DATA_Z0_AUX1         SYNCR         ACCEL_DATA_Z_AUX1[7:0]           4A         74         GYRO_DATA_X1_AUX1         SYNCR         GYRO_DATA_X_AUX1[15:8]           4B         75         GYRO_DATA_X0_AUX1         SYNCR         GYRO_DATA_X_AUX1[7:0]           4C         76         GYRO_DATA_Y1_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4D         77         GYRO_DATA_Y0_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4E         78         GYRO_DATA_Z1_AUX1         SYNCR         GYRO_DATA_Z_AUX1[15:8]           4F         79         GYRO_DATA_Z0_AUX1         SYNCR         GYRO_DATA_ZAUX1[7:0]           50         80         TEMP_DATA_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 45            | 69             | ACCEL_DATA_X0_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _X_AUX1[7:0]  |                          |                   |                                               |  |  |
| 48 72 ACCEL_DATA_Z1_AUX1 SYNCR ACCEL_DATA_Z_AUX1[15:8] 49 73 ACCEL_DATA_Z0_AUX1 SYNCR ACCEL_DATA_Z_AUX1[7:0] 4A 74 GYRO_DATA_X1_AUX1 SYNCR GYRO_DATA_X_AUX1[15:8] 4B 75 GYRO_DATA_X0_AUX1 SYNCR GYRO_DATA_X_AUX1[7:0] 4C 76 GYRO_DATA_Y1_AUX1 SYNCR GYRO_DATA_Y_AUX1[15:8] 4D 77 GYRO_DATA_Y0_AUX1 SYNCR GYRO_DATA_Y_AUX1[7:0] 4E 78 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[15:8] 4F 79 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[7:0] 50 80 TEMP_DATA_AUX1 SYNCR TEMP_DATA_AUX1[15:8] 51 81 TEMP_DATA_AUX1 SYNCR TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 46            | 70             | ACCEL_DATA_Y1_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _Y_AUX1[15:8] |                          |                   |                                               |  |  |
| 49 73 ACCEL_DATA_ZO_AUX1 SYNCR ACCEL_DATA_Z_AUX1[7:0]  4A 74 GYRO_DATA_X1_AUX1 SYNCR GYRO_DATA_X_AUX1[15:8]  4B 75 GYRO_DATA_XO_AUX1 SYNCR GYRO_DATA_X_AUX1[7:0]  4C 76 GYRO_DATA_Y1_AUX1 SYNCR GYRO_DATA_Y_AUX1[15:8]  4D 77 GYRO_DATA_YO_AUX1 SYNCR GYRO_DATA_Y_AUX1[7:0]  4E 78 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[15:8]  4F 79 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[7:0]  50 80 TEMP_DATA_AUX1 SYNCR TEMP_DATA_AUX1[15:8]  51 81 TEMP_DATA_AUX1 SYNCR TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 47            | 71             | ACCEL_DATA_Y0_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _Y_AUX1[7:0]  |                          |                   |                                               |  |  |
| 4A         74         GYRO_DATA_X1_AUX1         SYNCR         GYRO_DATA_X_AUX1[15:8]           4B         75         GYRO_DATA_X0_AUX1         SYNCR         GYRO_DATA_X_AUX1[7:0]           4C         76         GYRO_DATA_Y1_AUX1         SYNCR         GYRO_DATA_Y_AUX1[15:8]           4D         77         GYRO_DATA_Y0_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4E         78         GYRO_DATA_Z1_AUX1         SYNCR         GYRO_DATA_Z_AUX1[15:8]           4F         79         GYRO_DATA_Z0_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 48            | 72             | ACCEL_DATA_Z1_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _Z_AUX1[15:8] |                          |                   |                                               |  |  |
| 4B 75 GYRO_DATA_XO_AUX1 SYNCR GYRO_DATA_X_AUX1[7:0]  4C 76 GYRO_DATA_Y1_AUX1 SYNCR GYRO_DATA_Y_AUX1[15:8]  4D 77 GYRO_DATA_Y0_AUX1 SYNCR GYRO_DATA_Y_AUX1[7:0]  4E 78 GYRO_DATA_Z1_AUX1 SYNCR GYRO_DATA_Z_AUX1[15:8]  4F 79 GYRO_DATA_Z0_AUX1 SYNCR GYRO_DATA_Z_AUX1[7:0]  50 80 TEMP_DATA1_AUX1 SYNCR TEMP_DATA_AUX1[15:8]  51 81 TEMP_DATA0_AUX1 SYNCR TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 49            | 73             | ACCEL_DATA_Z0_AUX1  | SYNCR         |                         |                                      |               | ACCEL_DATA               | _Z_AUX1[7:0]  |                          |                   |                                               |  |  |
| 4C         76         GYRO_DATA_Y1_AUX1         SYNCR         GYRO_DATA_Y_AUX1[15:8]           4D         77         GYRO_DATA_Y0_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4E         78         GYRO_DATA_Z1_AUX1         SYNCR         GYRO_DATA_Z_AUX1[15:8]           4F         79         GYRO_DATA_Z0_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4A            | 74             | GYRO_DATA_X1_AUX1   | SYNCR         |                         |                                      |               | GYRO_DATA_               | X_AUX1[15:8]  |                          |                   |                                               |  |  |
| 4D         77         GYRO_DATA_YO_AUX1         SYNCR         GYRO_DATA_Y_AUX1[7:0]           4E         78         GYRO_DATA_Z1_AUX1         SYNCR         GYRO_DATA_Z_AUX1[15:8]           4F         79         GYRO_DATA_ZO_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4B            | 75             | GYRO _DATA_X0_AUX1  | SYNCR         |                         |                                      |               | GYRO_DATA                | _X_AUX1[7:0]  |                          |                   |                                               |  |  |
| 4E         78         GYRO_DATA_Z1_AUX1         SYNCR         GYRO_DATA_Z_AUX1[15:8]           4F         79         GYRO_DATA_Z0_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4C            | 76             | GYRO_DATA_Y1_AUX1   | SYNCR         |                         |                                      |               | GYRO_DATA_               | Y_AUX1[15:8]  |                          |                   |                                               |  |  |
| 4F         79         GYRO_DATA_Z0_AUX1         SYNCR         GYRO_DATA_Z_AUX1[7:0]           50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4D            | 77             | GYRO_DATA_Y0_AUX1   | SYNCR         |                         |                                      |               | GYRO_DATA                | Y_AUX1[7:0]   |                          |                   |                                               |  |  |
| 50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4E            | 78             | GYRO_DATA_Z1_AUX1   | SYNCR         |                         |                                      |               | GYRO_DATA_               | Z_AUX1[15:8]  |                          |                   |                                               |  |  |
| 50         80         TEMP_DATA1_AUX1         SYNCR         TEMP_DATA_AUX1[15:8]           51         81         TEMP_DATA0_AUX1         SYNCR         TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4F            | 79             |                     | SYNCR         |                         |                                      |               |                          |               |                          |                   |                                               |  |  |
| 51 81 TEMP_DATAO_AUX1 SYNCR TEMP_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 50            | 80             |                     | SYNCR         |                         |                                      |               |                          |               |                          |                   |                                               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 51            | 81             |                     | SYNCR         |                         |                                      |               |                          |               |                          |                   |                                               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 52            | 82             |                     | SYNCR         |                         | TMST_FSYNC_DATA_AUX1[15:8]           |               |                          |               |                          |                   |                                               |  |  |
| 53 83 TMST_FSYNCL_AUX1 SYNCR TMST_FSYNC_DATA_AUX1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |                |                     | SYNCR         |                         |                                      |               |                          |               |                          |                   |                                               |  |  |



| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name  | Serial<br>I/F | Bit7                              | Bit6                                | Bit5                              | Bit4                                    | Bit3                             | Bit2                     | Bit1                            | Bit0                             |
|---------------|----------------|----------------|---------------|-----------------------------------|-------------------------------------|-----------------------------------|-----------------------------------------|----------------------------------|--------------------------|---------------------------------|----------------------------------|
| 54            | 84             | PWR_MGMT_AUX1  | R/W           |                                   |                                     |                                   | -                                       |                                  |                          | GYRO_AUX1_<br>EN                | ACCEL_AUX1<br>_EN                |
| 55            | 85             | FS_SEL_AUX1    | R/W           | -                                 |                                     | GYRO_AU                           | X1_FS_SEL                               |                                  | Д                        | CCEL_AUX1_FS_SE                 | iL                               |
| 56            | 86             | INT2_CONFIG0   | R/W           | INT2_STATUS<br>_EN_RESET_<br>DONE | INT2_STATUS<br>_EN_AUX1_A<br>GC_RDY | INT2_STATUS<br>_EN_AP_AGC<br>_RDY | INT2_STATUS<br>_EN_AP_FSY<br>NC         | INT2_STATUS<br>_EN_AUX1_D<br>RDY | INT2_STATUS<br>_EN_DRDY  | INT2_STATUS<br>_EN_FIFO_TH<br>S | INT2_STATUS<br>_EN_FIFO_FU<br>LL |
| 57            | 87             | INT2_CONFIG1   | R/W           | 1                                 | INT2_STATUS<br>_EN_APEX_E<br>VENT   | INT2_STATUS<br>_EN_I2CM_D<br>ONE  | INT2_STATUS<br>_EN_I3C_PR<br>OTOCOL_ERR | INT2_STATUS<br>_EN_WOM_Z         | INT2_STATUS<br>_EN_WOM_Y | INT2_STATUS<br>_EN_WOM_X        | INT2_STATUS<br>_EN_PLL_RD<br>Y   |
| 58            | 88             | INT2_CONFIG2   | R/W           |                                   | - INT2_DRIVE INT2_MOD               |                                   |                                         |                                  |                          |                                 | INT2_POLARI<br>TY                |
| 59            | 89             | INT2_STATUS0   | R/C           | INT2_STATUS<br>_RESET_DON<br>E    | INT2_STATUS<br>_AUX1_AGC_<br>RDY    | INT2_STATUS<br>_AP_AGC_RD<br>Y    | INT2_STATUS<br>_AP_FSYNC                | INT2_STATUS<br>_AUX1_DRDY        | INT2_STATUS<br>_DRDY     | INT2_STATUS<br>_FIFO_THS        | INT2_STATUS<br>_FIFO_FULL        |
| 5A            | 90             | INT2_STATUS1   | R/C           | -                                 | INT1_STATUS<br>_APEX_EVEN<br>T      | INT1_STATUS<br>_I2CM_DONE         | INT1_STATUS<br>_I3C_PROTO<br>COL_ERR    | INT1_STATUS<br>_WOM_Z            | INT1_STATUS<br>_WOM_Y    | INT1_STATUS<br>_WOM_X           | INT1_STATUS<br>_PLL_RDY          |
| 72            | 114            | WHO_AM_I       | R             |                                   |                                     |                                   | WHO                                     | DAMI                             |                          |                                 |                                  |
| 73            | 115            | REG_HOST_MSG   | R/W           |                                   | -                                   | EDMP_ON_D<br>EMAND_EN             |                                         |                                  | -                        |                                 | TESTOPENAB<br>LE                 |
| 7C            | 124            | IREG_ADDR_15_8 | R/W           | IREG_ADDR_15_8                    |                                     |                                   |                                         |                                  |                          |                                 |                                  |
| 7D            | 125            | IREG_ADDR_7_0  | R/W           | IREG_ADDR_7_0                     |                                     |                                   |                                         |                                  |                          |                                 |                                  |
| 7E            | 126            | IREG_DATA      | R/W           | IREG_DATA                         |                                     |                                   |                                         |                                  |                          |                                 |                                  |
| 7F            | 127            | REG_MISC2      | R/W           |                                   |                                     |                                   | -                                       |                                  |                          | SOFT_RST                        | IREG_DONE                        |

## 15.2 USER BANK IMEM\_SRAM REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name     | Serial<br>I/F | Bit7               | Bit6                        | Bit5       | Bit4       | Bit3           | Bit2        | Bit1            | Bit0        |
|---------------|----------------|-------------------|---------------|--------------------|-----------------------------|------------|------------|----------------|-------------|-----------------|-------------|
| 00            | 00             | IMEM_SRAM_REG_0   | R/W           |                    |                             |            | GYRO_X_S   | TR_FT[7:0]     |             |                 |             |
| 01            | 01             | IMEM_SRAM_REG_1   | R/W           |                    |                             |            | GYRO_X_S   | TR_FT[15:8]    |             |                 |             |
| 02            | 02             | IMEM_SRAM_REG_2   | R/W           |                    |                             |            | GYRO_Y_S   | TR_FT[7:0]     |             |                 |             |
| 03            | 03             | IMEM_SRAM_REG_3   | R/W           |                    |                             |            | GYRO_Y_S   | FR_FT[15:8]    |             |                 |             |
| 04            | 04             | IMEM_SRAM_REG_4   | R/W           |                    |                             |            | GYRO_Z_S   | TR_FT[7:0]     |             |                 |             |
| 05            | 05             | IMEM_SRAM_REG_5   | R/W           |                    | GYRO_Z_STR_FT[15:8]         |            |            |                |             |                 |             |
| 06            | 06             | IMEM_SRAM_REG_6   | R/W           |                    | GYRO_X_CMOS_GAIN_FT[7:0]    |            |            |                |             |                 |             |
| 07            | 07             | IMEM_SRAM_REG_7   | R/W           |                    | - GYRO_X_CMOS_GAIN_FT[11:8] |            |            |                |             |                 |             |
| 08            | 08             | IMEM_SRAM_REG_8   | R/W           |                    | GYRO_Y_CMOS_GAIN_FT[7:0]    |            |            |                |             |                 |             |
| 09            | 09             | IMEM_SRAM_REG_9   | R/W           |                    | - GYRO_Y_CMOS_GAIN_FT[11:8] |            |            |                |             |                 |             |
| 0A            | 10             | IMEM_SRAM_REG_10  | R/W           |                    |                             |            | GYRO_Z_CMO | S_GAIN_FT[7:0] |             |                 |             |
| OB            | 11             | IMEM_SRAM_REG_11  | R/W           |                    |                             | -          |            |                | GYRO_Z_CMOS | _GAIN_FT[11:8]  |             |
| 38            | 56             | IMEM_SRAM_REG_56  | R/W           | ST_AVG_TIM<br>E[0] |                             |            |            |                | ST_GYRO_EN  | ST_ACCEL_E<br>N | STC_INIT_EN |
| 39            | 57             | IMEM_SRAM_REG_57  | R/W           |                    | ST_GYRO_LIMIT               |            |            | ST_ACCEL_LIMIT |             | ST_AVG_         | TIME[2:1]   |
| 40            | 64             | IMEM_SRAM_REG_64  | R/W           |                    |                             |            | ST_DEE     | BUG_EN         |             |                 |             |
| 44            | 68             | IMEM_SRAM_REG_68  | R             | ST_S               | TATUS                       | GZ_ST_PASS | GY_ST_PASS | GX_ST_PASS     | AZ_ST_PASS  | AY_ST_PASS      | AX_ST_PASS  |
| 5C            | 92             | IMEM_SRAM_REG_92  | R/W           |                    |                             |            | QUAT_R     | ESET_EN        |             |                 |             |
| 60            | 96             | IMEM_SRAM_REG_96  | R/W           |                    |                             |            | STC_GAII   | N_GX[7:0]      |             |                 |             |
| 61            | 97             | IMEM_SRAM_REG_97  | R/W           |                    |                             |            | STC_GAIN   | _GX[15:8]      |             |                 |             |
| 62            | 98             | IMEM_SRAM_REG_98  | R/W           |                    |                             |            | STC_GAIN   | _GX[23:16]     |             |                 |             |
| 63            | 99             | IMEM_SRAM_REG_99  | R/W           |                    |                             |            | STC_GAIN   | _GX[31:24]     |             |                 |             |
| 64            | 100            | IMEM_SRAM_REG_100 | R/W           | STC_GAIN_GY[7:0]   |                             |            |            |                |             |                 |             |
| 65            | 101            | IMEM_SRAM_REG_101 | R/W           | STC_GAIN_GY[15:8]  |                             |            |            |                |             |                 |             |
| 66            | 102            | IMEM_SRAM_REG_102 | R/W           | STC_GAIN_GY[23:16] |                             |            |            |                |             |                 |             |
| 67            | 103            | IMEM_SRAM_REG_103 | R/W           |                    | STC_GAIN_GY[31:24]          |            |            |                |             |                 |             |
| 68            | 104            | IMEM_SRAM_REG_104 | R/W           |                    |                             |            | STC_GAII   | N_GZ[7:0]      |             |                 |             |



| Addr        | Addr          | Register Name     | Serial     | Bit7                   | Bit6                                      | Bit5 | Bit4         | Bit3              | Bit2 | Bit1 | Bit0 |
|-------------|---------------|-------------------|------------|------------------------|-------------------------------------------|------|--------------|-------------------|------|------|------|
| (Hex)<br>69 | (Dec.)<br>105 | IMEM_SRAM_REG_105 | I/F<br>R/W |                        |                                           |      | STC GAIL     | N_GZ[15:8]        |      |      |      |
| 6A          | 106           | IMEM_SRAM_REG_106 | R/W        |                        |                                           |      |              | I_GZ[23:16]       |      |      |      |
| 6B          | 107           | IMEM_SRAM_REG_107 | R/W        |                        |                                           |      |              | I_GZ[31:24]       |      |      |      |
| 88          | 136           | IMEM_SRAM_REG_136 | R/W        |                        |                                           |      |              | ON_BUF1[7:0]      |      |      |      |
| 89          | 137           | IMEM_SRAM_REG_137 | R/W        |                        |                                           |      |              | N_BUF1[15:8]      |      |      |      |
| 8A          | 138           | IMEM_SRAM_REG_138 | R/W        |                        |                                           |      |              | ON_BUF2[7:0]      |      |      |      |
| 8B          | 139           | IMEM_SRAM_REG_139 | R/W        |                        |                                           |      |              | N_BUF2[15:8]      |      |      |      |
| 8D          | 141           | IMEM_SRAM_REG_141 | R/W        |                        |                                           |      |              |                   |      |      |      |
| 8E          | 142           | IMEM_SRAM_REG_142 | R/W        |                        | TAP_NUM  TAP_AXIS                         |      |              |                   |      |      |      |
| 8F          | 143           | IMEM_SRAM_REG_143 | R/W        |                        | TAP_DIR                                   |      |              |                   |      |      |      |
| 90          | 144           | IMEM_SRAM_REG_144 | R/W        |                        |                                           |      |              | TAP_TIMING        |      |      |      |
| 92          | 146           | IMEM_SRAM_REG_146 | R/W        |                        |                                           |      |              | ESET_EN           |      |      |      |
| 9A          | 154           | IMEM_SRAM_REG_154 | R/W        |                        |                                           |      |              | <br>:NT_BUF1[7:0] |      |      |      |
| 9B          | 155           | IMEM_SRAM_REG_155 | R/W        |                        |                                           |      |              | T_BUF1[15:8]      |      |      |      |
| 9C          | 156           | IMEM_SRAM_REG_156 | R/W        |                        |                                           |      |              | :NT_BUF2[7:0]     |      |      |      |
| 9D          | 157           | IMEM_SRAM_REG_157 | R/W        |                        |                                           |      |              |                   |      |      |      |
| 9F          | 159           | IMEM_SRAM_REG_159 | R/W        |                        | PED_STEP_CNT_BUF2[15:8]  PED_STEP_CADENCE |      |              |                   |      |      |      |
| A0          | 160           | IMEM_SRAM_REG_160 | R/W        |                        | PED_STEP_CADENCE  POWER_ACTIVITY_CLASS    |      |              |                   |      |      |      |
| B6          | 182           | IMEM_SRAM_REG_182 | R/W        |                        |                                           |      |              |                   |      |      |      |
| В9          | 185           | IMEM_SRAM_REG_185 | R/W        |                        | ES_RAM_IMAGE_EN ESO_COMPASS_EN            |      |              |                   |      |      |      |
| BA          | 186           | IMEM_SRAM_REG_186 | R/W        |                        |                                           |      |              | ER_MODE           |      |      |      |
| C4          | 196           | IMEM_SRAM_REG_196 | R/W        |                        |                                           |      |              | <br>VE_TIME[7:0]  |      |      |      |
| C5          | 197           | IMEM_SRAM_REG_197 | R/W        |                        |                                           |      |              |                   |      |      |      |
| C6          | 198           | IMEM_SRAM_REG_198 | R/W        |                        |                                           |      |              | E_TIME[23:16]     |      |      |      |
| C7          | 199           | IMEM_SRAM_REG_199 | R/W        |                        |                                           |      |              | E_TIME[31:24]     |      |      |      |
| 120         | 288           | IMEM_SRAM_REG_288 | R/W        |                        |                                           |      |              | JRATION[7:0]      |      |      |      |
| 121         | 289           | IMEM_SRAM_REG_289 | R/W        |                        |                                           |      |              | RATION[15:8]      |      |      |      |
| 122         | 290           | IMEM_SRAM_REG_290 | R/W        |                        |                                           |      | FF_MIN_DU    | RATION[23:16]     |      |      |      |
| 123         | 291           | IMEM_SRAM_REG_291 | R/W        |                        |                                           |      | FF_MIN_DUI   | RATION[31:24]     |      |      |      |
| 124         | 292           | IMEM_SRAM_REG_292 | R/W        |                        |                                           |      |              | JRATION[7:0]      |      |      |      |
| 125         | 293           | IMEM_SRAM_REG_293 | R/W        |                        |                                           |      | FF_MAX_DL    | JRATION[15:8]     |      |      |      |
| 126         | 294           | IMEM_SRAM_REG_294 | R/W        |                        |                                           |      | FF_MAX_DU    | RATION[23:16]     |      |      |      |
| 127         | 295           | IMEM_SRAM_REG_295 | R/W        |                        |                                           |      | FF_MAX_DU    | RATION[31:24]     |      |      |      |
| 128         | 296           | IMEM_SRAM_REG_296 | R/W        |                        |                                           |      | FF_DEBOUNCE  | _DURATION[7:0]    |      |      |      |
| 129         | 297           | IMEM_SRAM_REG_297 | R/W        |                        |                                           |      | FF_DEBOUNCE  | DURATION[15:8]    |      |      |      |
| 12A         | 298           | IMEM_SRAM_REG_298 | R/W        |                        |                                           |      | FF_DEBOUNCE_ | DURATION[23:16]   |      |      |      |
| 12B         | 299           | IMEM_SRAM_REG_299 | R/W        |                        |                                           |      | FF_DEBOUNCE_ | DURATION[31:24]   |      |      |      |
| 130         | 304           | IMEM_SRAM_REG_304 | R/W        |                        |                                           |      | HIGHG_PI     | AK_TH[7:0]        |      |      |      |
| 131         | 305           | IMEM_SRAM_REG_305 | R/W        |                        |                                           |      | HIGHG_PE     | AK_TH[15:8]       |      |      |      |
| 132         | 306           | IMEM_SRAM_REG_306 | R/W        |                        |                                           |      | HIGHG_PEAK   | _TH_HYST[7:0]     |      |      |      |
| 133         | 307           | IMEM_SRAM_REG_307 | R/W        |                        |                                           |      | HIGHG_PEAK   | _TH_HYST[15:8]    |      |      |      |
| 134         | 308           | IMEM_SRAM_REG_308 | R/W        | HIGHG_TIME_TH[7:0]     |                                           |      |              |                   |      |      |      |
| 135         | 309           | IMEM_SRAM_REG_309 | R/W        | HIGHG_TIME_TH[15:8]    |                                           |      |              |                   |      |      |      |
| 13C         | 316           | IMEM_SRAM_REG_316 | R/W        |                        |                                           |      | LOWG_PE      | AK_TH[7:0]        |      |      |      |
| 13D         | 317           | IMEM_SRAM_REG_317 | R/W        |                        |                                           |      | LOWG_PE      | AK_TH[15:8]       |      |      |      |
| 13E         | 318           | IMEM_SRAM_REG_318 | R/W        |                        |                                           |      | LOWG_PEAK    | _TH_HYST[7:0]     |      |      |      |
| 13F         | 319           | IMEM_SRAM_REG_319 | R/W        |                        |                                           |      | LOWG_PEAK_   | _TH_HYST[15:8]    |      |      |      |
| 140         | 320           | IMEM_SRAM_REG_320 | R/W        |                        |                                           |      | LOWG_TI      | ME_TH[7:0]        |      |      |      |
| 141         | 321           | IMEM_SRAM_REG_321 | R/W        |                        |                                           |      | LOWG_TIM     | ИЕ_TH[15:8]       |      |      |      |
| 188         | 392           | IMEM_SRAM_REG_392 | R/W        |                        |                                           |      | TILT_WAI     | T_TIME[7:0]       |      |      |      |
| 189         | 393           | IMEM_SRAM_REG_393 | R/W        | W TILT_WAIT_TIME[15:8] |                                           |      |              |                   |      |      |      |



| Addr  | Addr          | Register Name     | Serial     | Bit7                                  | Bit6                                                     | Bit5 | Bit4            | Bit3                  | Bit2   | Bit1 | Bit0 |
|-------|---------------|-------------------|------------|---------------------------------------|----------------------------------------------------------|------|-----------------|-----------------------|--------|------|------|
| (Hex) | (Dec.)<br>400 | IMEM_SRAM_REG_400 | I/F<br>R/W |                                       |                                                          |      | TAP T           | MAX[7:0]              |        |      |      |
| 191   | 401           | IMEM_SRAM_REG_401 | R/W        |                                       |                                                          |      |                 | лах(7:0)<br>лах[15:8] |        |      |      |
| 192   | 402           | IMEM_SRAM_REG_402 | R/W        |                                       |                                                          |      |                 | _TMIN                 |        |      |      |
| 193   | 403           | IMEM_SRAM_REG_403 | R/W        |                                       |                                                          |      |                 | -<br>1IN_JERK         |        |      |      |
| 194   | 404           | IMEM_SRAM_REG_404 | R/W        |                                       |                                                          |      |                 | E_REJECT_THR          |        |      |      |
| 195   | 405           | IMEM_SRAM_REG_405 | R/W        |                                       |                                                          |      |                 | <br>C_PEAK_TOL        |        |      |      |
| 196   | 406           | IMEM_SRAM_REG_406 | R/W        |                                       |                                                          |      |                 | <br>_TAVG             |        |      |      |
| 21C   | 543           | IMEM_SRAM_REG_540 | R/W        |                                       | R2W_SLEEP_TIME_OUT[7:0]                                  |      |                 |                       |        |      |      |
| 21D   | 543           | IMEM_SRAM_REG_541 | R/W        |                                       | R2W_SLEEP_TIME_OUT[15:8]                                 |      |                 |                       |        |      |      |
| 21E   | 543           | IMEM_SRAM_REG_542 | R/W        |                                       | R2W_SLEEP_TIME_OUT[15:8]  R2W_SLEEP_TIME_OUT[23:16]      |      |                 |                       |        |      |      |
| 21F   | 543           | IMEM_SRAM_REG_543 | R/W        |                                       |                                                          |      |                 | IME_OUT[31:24]        |        |      |      |
| 220   | 544           | IMEM_SRAM_REG_544 | R/W        |                                       |                                                          |      |                 | STURE_DELAY[7:0]      |        |      |      |
| 221   | 545           | IMEM_SRAM_REG_545 | R/W        |                                       |                                                          |      |                 | TURE_DELAY[15:8]      |        |      |      |
| 222   | 546           | IMEM_SRAM_REG_546 | R/W        |                                       |                                                          |      |                 | TURE_DELAY[23:16      |        |      |      |
| 223   | 547           | IMEM_SRAM_REG_547 | R/W        |                                       |                                                          |      |                 | TURE_DELAY[31:24      |        |      |      |
| 224   | 548           | IMEM_SRAM_REG_548 | R/W        |                                       |                                                          |      |                 |                       |        |      |      |
| 225   | 549           | IMEM_SRAM_REG_549 | R/W        |                                       | R2W_MOUNTING_MATRIX[7:0]  R2W_MOUNTING_MATRIX[15:8]      |      |                 |                       |        |      |      |
| 226   | 550           | IMEM_SRAM_REG_550 | R/W        |                                       | R2W_MOUNTING_MATRIX[15:8]  R2W_MOUNTING_MATRIX[23:16]    |      |                 |                       |        |      |      |
| 227   | 551           | IMEM_SRAM_REG_551 | R/W        |                                       | R2W_MOUNTING_MATRIX[23:16]  R2W_MOUNTING_MATRIX[31:24]   |      |                 |                       |        |      |      |
| 22C   | 556           | IMEM_SRAM_REG_556 | R/W        |                                       | R2W_MOUNTING_MATRIX[31:24]  R2W_GRAVITY_FILTER_GAIN[7:0] |      |                 |                       |        |      |      |
| 22D   | 557           | IMEM_SRAM_REG_557 | R/W        |                                       |                                                          |      |                 | FILTER_GAIN[15:8]     |        |      |      |
| 22E   | 558           | IMEM_SRAM_REG_558 | R/W        |                                       |                                                          |      |                 | ILTER_GAIN[23:16]     |        |      |      |
| 22F   | 559           | IMEM_SRAM_REG_559 | R/W        |                                       |                                                          |      |                 | ILTER_GAIN[31:24]     |        |      |      |
| 230   | 560           | IMEM_SRAM_REG_560 | R/W        |                                       |                                                          |      | R2W_MOTION_THE  |                       |        |      |      |
| 231   | 561           | IMEM_SRAM_REG_561 | R/W        |                                       |                                                          |      | R2W_MOTION_THR  |                       |        |      |      |
| 232   | 562           | IMEM_SRAM_REG_562 | R/W        |                                       |                                                          |      | 2W_MOTION_THR   |                       |        |      |      |
| 233   | 563           | IMEM_SRAM_REG_563 | R/W        |                                       |                                                          |      | 2W_MOTION_THR   |                       |        |      |      |
| 234   | 564           | IMEM_SRAM_REG_564 | R/W        |                                       |                                                          |      | R2W_MOTION_TH   | IR_TIMER_FAST[7:0     | )]     |      |      |
| 235   | 565           | IMEM_SRAM_REG_565 | R/W        |                                       |                                                          |      | R2W_MOTION_TH   | R_TIMER_FAST[15:      | 8]     |      |      |
| 236   | 566           | IMEM_SRAM_REG_566 | R/W        |                                       |                                                          |      | R2W_MOTION_THI  | R_TIMER_FAST[23::     | 16]    |      |      |
| 237   | 567           | IMEM_SRAM_REG_567 | R/W        |                                       |                                                          |      | R2W_MOTION_THI  | R_TIMER_FAST[31:2     | 24]    |      |      |
| 238   | 568           | IMEM_SRAM_REG_568 | R/W        |                                       |                                                          |      | R2W_MOTION_TH   | R_TIMER_SLOW[7:       | 0]     |      |      |
| 239   | 569           | IMEM_SRAM_REG_569 | R/W        |                                       |                                                          |      | R2W_MOTION_THI  | R_TIMER_SLOW[15       | :8]    |      |      |
| 23A   | 570           | IMEM_SRAM_REG_570 | R/W        |                                       |                                                          | ı    | R2W_MOTION_THR  | _TIMER_SLOW[23:       | 16]    |      |      |
| 23B   | 571           | IMEM_SRAM_REG_571 | R/W        |                                       |                                                          | İ    | R2W_MOTION_THR  | _TIMER_SLOW[31:       | 24]    |      |      |
| 23C   | 572           | IMEM_SRAM_REG_572 | R/W        |                                       |                                                          | R2   | W_MOTION_PREV_  | GRAVITY_TIMEOU        | Γ[7:0] |      |      |
| 23D   | 573           | IMEM_SRAM_REG_573 | R/W        |                                       |                                                          | R2\  | W_MOTION_PREV_  | GRAVITY_TIMEOUT       | [15:8] |      |      |
| 23E   | 574           | IMEM_SRAM_REG_574 | R/W        |                                       |                                                          | R2W  | /_MOTION_PREV_0 | GRAVITY_TIMEOUT       | 23:16] |      |      |
| 23F   | 575           | IMEM_SRAM_REG_575 | R/W        |                                       |                                                          | R2W  | /_MOTION_PREV_0 | GRAVITY_TIMEOUT       | 31:24] |      |      |
| 240   | 576           | IMEM_SRAM_REG_576 | R/W        |                                       |                                                          | F    | 2W_LAST_GRAVITY | _MOTION_TIMER[        | 7:0]   |      |      |
| 241   | 577           | IMEM_SRAM_REG_577 | R/W        |                                       |                                                          | R    | 2W_LAST_GRAVITY | _MOTION_TIMER[1       | .5:8]  |      | ·    |
| 242   | 578           | IMEM_SRAM_REG_578 | R/W        |                                       |                                                          | R2   | W_LAST_GRAVITY_ | MOTION_TIMER[2        | 3:16]  |      |      |
| 243   | 579           | IMEM_SRAM_REG_579 | R/W        | R2W_LAST_GRAVITY_MOTION_TIMER[31:24]  |                                                          |      |                 |                       |        |      |      |
| 244   | 580           | IMEM_SRAM_REG_580 | R/W        |                                       |                                                          |      | R2W_LAST_GRA    | /ITY_TIMEOUT[7:0]     |        |      | ·    |
| 245   | 581           | IMEM_SRAM_REG_581 | R/W        |                                       |                                                          |      | R2W_LAST_GRAV   | 'ITY_TIMEOUT[15:8     | ]      |      |      |
| 246   | 582           | IMEM_SRAM_REG_582 | R/W        |                                       |                                                          |      | R2W_LAST_GRAV   | TY_TIMEOUT[23:10      | 5]     |      |      |
| 247   | 583           | IMEM_SRAM_REG_583 | R/W        |                                       |                                                          |      | R2W_LAST_GRAV   | TY_TIMEOUT[31:24      | 1]     |      | ·    |
| 248   | 584           | IMEM_SRAM_REG_584 | R/W        |                                       |                                                          |      | R2W_GESTURE_VA  | LIDITY_TIMEOUT[7      | :0]    |      |      |
| 249   | 585           | IMEM_SRAM_REG_585 | R/W        |                                       |                                                          |      | R2W_GESTURE_VAI | IDITY_TIMEOUT[15      | 5:8]   |      |      |
| 24A   | 586           | IMEM_SRAM_REG_586 | R/W        |                                       |                                                          | R    | 2W_GESTURE_VAL  | IDITY_TIMEOUT[23      | :16]   |      | ·    |
| 24B   | 587           | IMEM_SRAM_REG_587 | R/W        | N R2W_GESTURE_VALIDITY_TIMEOUT[31:24] |                                                          |      |                 |                       |        |      |      |



| Addr<br>(Hex)    | Addr<br>(Dec.)  | Register Name                               | Serial<br>I/F | Bit7                                | Bit6                     | Bit5 | Bit4        | Bit3          | Bit2 | Bit1 | Bit0 |
|------------------|-----------------|---------------------------------------------|---------------|-------------------------------------|--------------------------|------|-------------|---------------|------|------|------|
| 3DC              | 988             | IMEM_SRAM_REG_988                           | R/W           |                                     |                          |      | PED_STEP_0  | CNT_TH[7:0]   |      |      |      |
| 3DD              | 989             | IMEM_SRAM_REG_989                           | R/W           |                                     |                          |      | PED_STEP_C  | :NT_TH[15:8]  |      |      |      |
| 3DE              | 990             | IMEM_SRAM_REG_990                           | R/W           |                                     |                          |      | PED_STEP_   | DET_TH[7:0]   |      |      |      |
| 3DF              | 991             | IMEM_SRAM_REG_991                           | R/W           |                                     | PED_STEP_DET_TH[15:8]    |      |             |               |      |      |      |
| 3E2              | 994             | IMEM_SRAM_REG_994                           | R/W           |                                     | PED_SB_TIMER_TH[7:0]     |      |             |               |      |      |      |
| 3E3              | 995             | IMEM_SRAM_REG_995                           | R/W           |                                     | PED_SB_TIMER_TH[15:8]    |      |             |               |      |      |      |
| 3E8              | 1000            | IMEM_SRAM_REG_1000                          | R/W           |                                     |                          |      | PED_LOW_EN  | _AMP_TH[7:0]  |      |      |      |
| 3E9              | 1001            | IMEM_SRAM_REG_1001                          | R/W           |                                     |                          |      | PED_LOW_EN  | _AMP_TH[15:8] |      |      |      |
| 3EA              | 1002            | IMEM_SRAM_REG_1002                          | R/W           |                                     |                          |      | PED_LOW_EN_ | AMP_TH[23:16] |      |      |      |
| 3EB              | 1003            | IMEM_SRAM_REG_1003                          | R/W           |                                     | PED_LOW_EN_AMP_TH[31:24] |      |             |               |      |      |      |
| 3EC              | 1004            | IMEM_SRAM_REG_1004                          | R/W           |                                     |                          |      | PED_SENSIT  | IVITY_MODE    |      |      |      |
| 3F0              | 1008            | IMEM_SRAM_REG_1008                          | R/W           |                                     |                          |      | PED_AM      | P_TH[7:0]     |      |      |      |
| 3F1              | 1009            | IMEM_SRAM_REG_1009                          | R/W           |                                     |                          |      | PED_AMF     | _TH[15:8]     |      |      |      |
| 3F2              | 1010            | IMEM_SRAM_REG_1010                          | R/W           |                                     |                          |      | PED_AMP     | _TH[23:16]    |      |      |      |
| 3F3              | 1011            | IMEM_SRAM_REG_1011                          | R/W           |                                     |                          |      | PED_AMP     | _TH[31:24]    |      |      |      |
| 3F8              | 1016            | IMEM_SRAM_REG_1016                          | R/W           |                                     |                          |      | PED_HI_E    | N_TH[7:0]     |      |      |      |
| 3F9              | 1017            | IMEM_SRAM_REG_1017                          | R/W           |                                     |                          |      | PED_HI_EI   | N_TH[15:8]    |      |      |      |
| 3FA              | 1018            | IMEM_SRAM_REG_1018                          | R/W           |                                     |                          |      | PED_HI_EN   | I_TH[23:16]   |      |      |      |
| 3FB              | 1019            | IMEM_SRAM_REG_1019                          | R/W           | PED_HI_EN_TH[31:24]                 |                          |      |             |               |      |      |      |
| 412              | 1042            | IMEM_SRAM_REG_1042                          | R/W           | N SMD_SENSITIVITY                   |                          |      |             |               |      |      |      |
| 490<br>to<br>4B3 | 1168 to<br>1203 | IMEM_SRAM_REG_1168 to<br>IMEM_SRAM_REG_1203 | R/W           | SOFT_IRON_SENSITIVITY_MATRIX[287:0] |                          |      |             |               |      |      |      |

## 15.3 USER BANK IPREG\_BAR REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name    | Serial<br>I/F | Bit7                              | Bit6                                | Bit5                               | Bit4                                                        | Bit3                              | Bit2                             | Bit1                               | Bit0                              |
|---------------|----------------|------------------|---------------|-----------------------------------|-------------------------------------|------------------------------------|-------------------------------------------------------------|-----------------------------------|----------------------------------|------------------------------------|-----------------------------------|
| 39            | 57             | IPREG_BAR_REG_57 | R/W           | -                                 | IO_OPT0                             | IO_OPT1                            |                                                             |                                   | -                                |                                    |                                   |
| 3A            | 58             | IPREG_BAR_REG_58 | R/W           | PADS_AP_SC<br>LK_PUD_TRI<br>M_D2A | PADS_AP_SC<br>LK_PE_TRIM_<br>D2A    | -                                  | PADS_AP_CS<br>_PUD_TRIM_<br>D2A                             | PADS_AP_CS<br>_PE_TRIM_D<br>2A    |                                  | -                                  | IO_OPT2                           |
| 3B            | 59             | IPREG_BAR_REG_59 | R/W           | PADS_PIN7_<br>PE_TRIM_D2<br>A     | -                                   | PADS_AP_SD<br>O_PUD_TRIM<br>_D2A   | PADS_AP_SD<br>O_PE_TRIM_<br>D2A                             | -                                 | PADS_AP_SD<br>I_PUD_TRIM<br>_D2A | PADS_AP_SD<br>I_PE_TRIM_D<br>2A    | -                                 |
| 3C            | 60             | IPREG_BAR_REG_60 | R/W           | -                                 | PADS_AUX1_<br>SCLK_PUD_T<br>RIM_D2A | PADS_AUX1_<br>SCLK_PE_TRI<br>M_D2A | PADS_AUX_S<br>CLK_TP2_FR<br>OM_PAD_DIS<br>ABLE_TRIM_<br>D2A | PADS_AUX1_<br>CS_PUD_TRI<br>M_D2A | PADS_AUX1_<br>CS_PE_TRIM<br>_D2A | -                                  | PADS_PIN7_<br>CS_PUD_TRI<br>M_D2A |
| 3D            | 61             | IPREG_BAR_REG_61 | R/W           | PADS_INT1_P<br>UD_TRIM_D2<br>A    | PADS_INT1_P<br>E_TRIM_D2A           | •                                  | PADS_AUX1_<br>SDO_PUD_TR<br>IM_D2A                          | PADS_AUX1_<br>SDO_PE_TRI<br>M_D2A | •                                | PADS_AUX1_<br>SDI_PUD_TRI<br>M_D2A | PADS_AUX1_<br>SDI_PE_TRIM<br>_D2A |
| 3E            | 62             | IPREG_BAR_REG_62 | R/W           |                                   |                                     | -                                  |                                                             |                                   | PADS_INT2_P<br>UD_TRIM_D2<br>A   | PADS_INT2_P<br>E_TRIM_D2A          | -                                 |

## 15.4 USER BANK IPREG\_TOP1 REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name     | Serial<br>I/F | Bit7         | Bit6     | Bit5                     | Bit4 | Bit3 | Bit2  | Bit1  | Bit0 |
|---------------|----------------|-------------------|---------------|--------------|----------|--------------------------|------|------|-------|-------|------|
| 06            | 06             | I2CM_COMMAND_0    | R/W           | ENDFLAG_0    | CH_SEL_0 | R_\                      | V_0  |      | BURST | LEN_0 |      |
| 07            | 07             | I2CM_COMMAND_1    | R/W           | ENDFLAG_1    | CH_SEL_1 | R_\                      | V_1  |      | BURST | LEN_1 |      |
| 08            | 08             | I2CM_COMMAND_2    | R/W           | ENDFLAG_2    | CH_SEL_2 | R_\                      | N_2  |      | BURST | LEN_2 |      |
| 09            | 09             | I2CM_COMMAND_3    | R/W           | ENDFLAG_3    | CH_SEL_3 | H_SEL_3 R_W_3 BURSTLEN_3 |      |      |       |       |      |
| 0E            | 14             | I2CM_DEV_PROFILE0 | R/W           | RD_ADDRESS_0 |          |                          |      |      |       |       |      |



| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name         | Serial<br>I/F | Bit7                        | Bit6                | Bit5             | Bit4             | Bit3              | Bit2                 | Bit1                              | Bit0                     |
|---------------|----------------|-----------------------|---------------|-----------------------------|---------------------|------------------|------------------|-------------------|----------------------|-----------------------------------|--------------------------|
| OF            | 15             | I2CM_DEV_PROFILE1     | R/W           | 1                           |                     |                  |                  | DEV_ID_0          |                      |                                   |                          |
| 10            | 16             | I2CM_DEV_PROFILE2     | R/W           |                             |                     |                  | RD_ADI           | DRESS_1           |                      |                                   |                          |
| 11            | 17             | I2CM_DEV_PROFILE3     | R/W           | •                           | - DEV_ID_1          |                  |                  |                   |                      |                                   |                          |
| 16            | 22             | I2CM_CONTROL          | RWS           | -                           | I2CM_RESTA<br>RT_EN |                  | -                | I2CM_SPEED        |                      | -                                 | I2CM_GO                  |
| 18            | 24             | I2CM_STATUS           | R             |                             | -                   | I2CM_SDA_E<br>RR | I2CM_SCL_E<br>RR | I2CM_SRST_E<br>RR | I2CM_TIMEO<br>UT_ERR | I2CM_DONE                         | I2CM_BUSY                |
| 1A            | 26             | I2CM_EXT_DEV_STATUS   |               |                             |                     | -                |                  |                   | I2CM_EXT_I           | DEV_STATUS                        |                          |
| 1B            | 27             | I2CM_RD_DATA0         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA0           |                      |                                   |                          |
| 1C            | 28             | I2CM_RD_DATA1         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA1           |                      |                                   |                          |
| 1D            | 29             | I2CM_RD_DATA2         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA2           |                      |                                   |                          |
| 1E            | 30             | I2CM_RD_DATA3         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA3           |                      |                                   |                          |
| 1F            | 31             | I2CM_RD_DATA4         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA4           |                      |                                   |                          |
| 20            | 32             | I2CM_RD_DATA5         | RWS           |                             |                     |                  | I2CM_RI          | D_DATA5           |                      |                                   |                          |
| 21            | 33             | I2CM_RD_DATA6         | RWS           |                             |                     |                  | I2CM RI          | D_DATA6           |                      |                                   |                          |
| 22            | 34             | I2CM_RD_DATA7         | RWS           |                             |                     |                  |                  | D_DATA7           |                      |                                   |                          |
| 23            | 35             | I2CM_RD_DATA8         | RWS           |                             |                     |                  |                  | <br>D_DATA8       |                      |                                   |                          |
| 24            | 36             | I2CM_RD_DATA9         | RWS           |                             |                     |                  |                  | D_DATA9           |                      |                                   |                          |
| 25            | 37             | I2CM_RD_DATA10        | RWS           |                             |                     |                  |                  | <br>DATA10        |                      |                                   |                          |
| 26            | 38             | I2CM_RD_DATA11        | RWS           |                             |                     |                  |                  |                   |                      |                                   |                          |
| 27            | 39             | I2CM_RD_DATA12        | RWS           |                             |                     |                  |                  |                   |                      |                                   |                          |
| 28            | 40             | I2CM_RD_DATA13        | RWS           |                             |                     |                  |                  | DATA13            |                      |                                   |                          |
| 29            | 41             | I2CM_RD_DATA14        | RWS           |                             |                     |                  |                  | DATA14            |                      |                                   |                          |
| 2A            | 42             |                       | RWS           |                             |                     |                  |                  | DATA15            |                      |                                   |                          |
|               |                | I2CM_RD_DATA15        |               |                             |                     |                  |                  |                   |                      |                                   |                          |
| 2B            | 43             | I2CM_RD_DATA16        | RWS           |                             |                     |                  |                  | DATA16            |                      |                                   |                          |
| 2C            | 44             | I2CM_RD_DATA17        | RWS           |                             |                     |                  |                  | DATA17            |                      |                                   |                          |
| 2D            | 45             | I2CM_RD_DATA18        | RWS           |                             |                     |                  |                  | DATA18            |                      |                                   |                          |
| 2E            | 46             | I2CM_RD_DATA19        | RWS           |                             |                     |                  |                  | D_DATA19          |                      |                                   |                          |
| 2F            | 47             | I2CM_RD_DATA20        | RWS           |                             |                     |                  |                  | D_DATA20          |                      |                                   |                          |
| 33            | 51             | I2CM_WR_DATA0         | R/W           |                             |                     |                  |                  | R_DATA0           |                      |                                   |                          |
| 34            | 52             | I2CM_WR_DATA1         | R/W           |                             |                     |                  |                  | R_DATA1           |                      |                                   |                          |
| 35            | 53             | I2CM_WR_DATA2         | R/W           |                             |                     |                  |                  | R_DATA2           |                      |                                   |                          |
| 36            | 54             | I2CM_WR_DATA3         | R/W           |                             |                     |                  |                  | R_DATA3           |                      |                                   |                          |
| 37            | 55             | I2CM_WR_DATA4         | R/W           |                             |                     |                  |                  | R_DATA4           |                      |                                   |                          |
| 38            | 56             | I2CM_WR_DATA5         | R/W           |                             |                     |                  | I2CM_W           | R_DATA5           |                      |                                   |                          |
| 4B            | 75             | SIFS_IXC_ERROR_STATUS | R/C           |                             |                     |                  | -                |                   |                      | AUX1_SIFS_I<br>XC_TIMEOUT<br>_ERR | SIFS_IXC_TIM<br>EOUT_ERR |
| 4F            | 79             | EDMP_PRGRM_IRQ0_0     | R/W           |                             |                     |                  | PRGRM_STRT_A     | DDR_IRQ_0[7:0]    |                      |                                   |                          |
| 50            | 80             | EDMP_PRGRM_IRQ0_1     | R/W           |                             |                     |                  | PRGRM_STRT_A     | DDR_IRQ_0[15:8]   |                      |                                   |                          |
| 51            | 81             | EDMP_PRGRM_IRQ1_0     | R/W           |                             |                     |                  | PRGRM_STRT_A     | DDR_IRQ_1[7:0]    |                      |                                   |                          |
| 52            | 82             | EDMP_PRGRM_IRQ1_1     | R/W           |                             |                     |                  | PRGRM_STRT_A     | DDR_IRQ_1[15:8]   |                      |                                   |                          |
| 53            | 83             | EDMP_PRGRM_IRQ2_0     | R/W           | -                           |                     |                  | PRGRM_STRT_A     | DDR_IRQ_2[7:0]    |                      |                                   | -                        |
| 54            | 84             | EDMP_PRGRM_IRQ2_1     | R/W           | PRGRM_STRT_ADDR_IRQ_2[15:8] |                     |                  |                  |                   |                      |                                   |                          |
| 55            | 85             | EDMP_SP_START_ADDR    | R/W           | EDMP_SP_START_ADDR          |                     |                  |                  |                   |                      |                                   |                          |
| 58            | 88             | SMC_CONTROL_0         | R/W           |                             |                     |                  |                  | TMST_FSYNC<br>_EN | TMST_EN              |                                   |                          |
| 59            | 89             | SMC_CONTROL_1         | R/W           | SREG_AUX_A CCEL_ONLY_ EN    |                     |                  |                  |                   |                      |                                   |                          |
| 63            | 99             | STC_CONFIG            | R/W           | V - STC_SENSOR_SEL -        |                     |                  |                  |                   |                      |                                   |                          |
| 67            | 103            | SREG_CTRL             | R/W           | SREG DATA                   |                     |                  |                  |                   | -                    |                                   |                          |



| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name           | Serial<br>I/F | Bit7                      | Bit6 | Bit5                               | Bit4     | Bit3                                  | Bit2                             | Bit1                                   | Bit0                                |  |  |
|---------------|----------------|-------------------------|---------------|---------------------------|------|------------------------------------|----------|---------------------------------------|----------------------------------|----------------------------------------|-------------------------------------|--|--|
| 68            | 104            | SIFS_I3C_STC_CFG        | R/W           |                           |      | -                                  |          |                                       | I3C_STC_MO<br>DE                 |                                        | -                                   |  |  |
| 69            | 105            | INT_PULSE_MIN_ON_INTF0  | R/W           |                           |      |                                    |          |                                       |                                  |                                        | NTO_TPULSE_DURATION                 |  |  |
| 6A            | 106            | INT_PULSE_MIN_ON_INTF1  | R/W           |                           |      | -                                  |          |                                       | INT                              | T1_TPULSE_DURATION                     |                                     |  |  |
| 6B            | 107            | INT_PULSE_MIN_OFF_INTF0 | R/W           |                           |      | -                                  |          |                                       | INTO                             | _TDEASSERT_DISA                        | ABLE                                |  |  |
| 6C            | 108            | INT_PULSE_MIN_OFF_INTF1 | R/W           |                           |      | -                                  |          |                                       | INT:                             | L_TDEASSERT_DIS                        | ABLE                                |  |  |
| 6E            | 110            | ISR_0_7                 | R/C           |                           | -    | INT_STATUS_<br>ON_DEMAN<br>D_PIN_0 | -        | INT_STATUS_<br>EXT_ODR_DR<br>DY_PIN_0 |                                  | -                                      | INT_STATUS_<br>ACCEL_DRDY<br>_PIN_0 |  |  |
| 6F            | 111            | ISR_8_15                | R/C           |                           | -    | INT_STATUS_<br>ON_DEMAN<br>D_PIN_1 | 1        | INT_STATUS_<br>EXT_ODR_DR<br>DY_PIN_1 |                                  | -                                      | INT_STATUS_<br>ACCEL_DRDY<br>_PIN_1 |  |  |
| 70            | 112            | ISR_16_23               | R/C           |                           | -    | INT_STATUS_<br>ON_DEMAN<br>D_PIN_2 | -        | INT_STATUS_<br>EXT_ODR_DR<br>DY_PIN_2 |                                  | -                                      | INT_STATUS_<br>ACCEL_DRDY<br>_PIN_2 |  |  |
| 71            | 113            | STATUS_MASK_PIN_0_7     | R/W           | - INT_ON_DE               |      |                                    |          | -                                     | INT_ACCEL_D<br>RDY_PIN_0_<br>DIS |                                        |                                     |  |  |
| 72            | 114            | STATUS_MASK_PIN_8_15    | R/W           |                           | -    | INT_ON_DE<br>MAND_PIN_<br>1_DIS    | -        | INT_EXT_OD<br>R_DRDY_PIN<br>_1_DIS    |                                  | -                                      | INT_ACCEL_D<br>RDY_PIN_1_<br>DIS    |  |  |
| 73            | 115            | STATUS_MASK_PIN_16_23   | R/W           |                           | -    | INT_ON_DE<br>MAND_PIN_<br>2_DIS    | 1        | INT_EXT_OD<br>R_DRDY_PIN<br>_2_DIS    |                                  | -                                      | INT_ACCEL_D<br>RDY_PIN_2_<br>DIS    |  |  |
| 74            | 116            | INT_I2CM_SOURCE         | R/W           |                           |      |                                    | -        |                                       |                                  | INT_STATUS_<br>I2CM_SMC_E<br>XT_ODR_EN | -                                   |  |  |
| 7E            | 126            | ACCEL_WOM_X_THR         | R/W           |                           |      |                                    | WON      | 1_X_TH                                |                                  |                                        |                                     |  |  |
| 7F            | 127            | ACCEL_WOM_Y_THR         | R/W           |                           |      |                                    | WON      | 1_Y_TH                                |                                  |                                        |                                     |  |  |
| 80            | 128            | ACCEL_WOM_Z_THR         | R/W           | WOM_Z_TH                  |      |                                    |          |                                       |                                  |                                        |                                     |  |  |
| 90            | 144            | SELFTEST                |               |                           | -    | EN_GZ_ST                           | EN_GY_ST | EN_GX_ST                              | EN_AZ_ST                         | EN_AY_ST                               | EN_AX_ST                            |  |  |
| 97            | 151            | IPREG_MISC              | R             |                           |      |                                    |          |                                       |                                  | EDMP_IDLE                              | -                                   |  |  |
| A2            | 162            | SW_PLL1_TRIM            | R             |                           |      |                                    | SW_PL    | L1_TRIM                               |                                  |                                        |                                     |  |  |
| A7            | 167            | FIFO_SRAM_SLEEP         | R/W           | - FIFO_GSLEEP_SHARED_SRAM |      |                                    |          |                                       |                                  | SHARED_SRAM                            |                                     |  |  |

# 15.5 USER BANK IPREG\_SYS1 REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name      | Serial<br>I/F | Bit7                               | Bit6                   | Bit5    | Bit4 | Bit3      | Bit2            | Bit1                | Bit0 |  |  |
|---------------|----------------|--------------------|---------------|------------------------------------|------------------------|---------|------|-----------|-----------------|---------------------|------|--|--|
| 2A            | 42             | IPREG_SYS1_REG_42  | R/W           |                                    | GYRO_X_OFFUSER[7:0]    |         |      |           |                 |                     |      |  |  |
| 2B            | 43             | IPREG_SYS1_REG_43  | R/W           | -                                  | -                      |         |      | GYRO_X_OF | FUSER[13:8]     |                     |      |  |  |
| 38            | 56             | IPREG_SYS1_REG_56  | R/W           |                                    | GYRO_Y_OFFUSER[7:0]    |         |      |           |                 |                     |      |  |  |
| 39            | 57             | IPREG_SYS1_REG_57  | R/W           | -                                  | - GYRO_Y_OFFUSER[13:8] |         |      |           |                 |                     |      |  |  |
| 46            | 70             | IPREG_SYS1_REG_56  | R/W           | GYRO_Z_OFFUSER[7:0]                |                        |         |      |           |                 |                     |      |  |  |
| 47            | 71             | IPREG_SYS1_REG_57  | R/W           | -                                  | - GYRO_Z_OFFUSER[13:8] |         |      |           |                 |                     |      |  |  |
| A6            | 166            | IPREG_SYS1_REG_166 | R/W           | -                                  | GYRO_S                 | RC_CTRL |      |           | -               |                     |      |  |  |
| A8            | 168            | IPREG_SYS1_REG_168 | R/W           |                                    |                        |         | -    |           |                 | GYRO_OIS_M<br>6_BYP | -    |  |  |
| AA            | 170            | IPREG_SYS1_REG_170 | R/W           | GYRO_OIS_HPFBW_SEL GYRO_LP_AVG_SEL |                        |         |      | -         |                 |                     |      |  |  |
| AB            | 171            | IPREG_SYS1_REG_171 | R/W           | -                                  |                        |         | •    | GY        | RO_OIS_LPF1BW_S | SEL                 |      |  |  |
| AC            | 172            | IPREG_SYS1_REG_172 | R/W           | GYRO_OIS_H<br>PF1_BYP              |                        |         | -    |           | G               | YRO_UI_LPFBW_S      | EL   |  |  |



## 15.6 USER BANK IPREG\_SYS2 REGISTER MAP

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name      | Serial<br>I/F | Bit7                 | Bit6                    | Bit5           | Bit4 | Bit3       | Bit2                 | Bit1            | Bit0                   |
|---------------|----------------|--------------------|---------------|----------------------|-------------------------|----------------|------|------------|----------------------|-----------------|------------------------|
| 18            | 24             | IPREG_SYS2_REG_24  | R/W           | ACCEL_X_OFFUSER[7:0] |                         |                |      |            |                      |                 |                        |
| 19            | 25             | IPREG_SYS2_REG_25  | R/W           |                      | - ACCEL_X_OFFUSER[13:8] |                |      |            |                      |                 |                        |
| 20            | 32             | IPREG_SYS2_REG_32  | R/W           |                      | ACCEL_Y_OFFUSER[7:0]    |                |      |            |                      |                 |                        |
| 21            | 33             | IPREG_SYS2_REG_33  | R/W           |                      | - ACCEL_Y_OFFUSER[13:8] |                |      |            |                      |                 |                        |
| 28            | 40             | IPREG_SYS2_REG_40  | R/W           | ACCEL_Z_OFFUSER[7:0] |                         |                |      |            |                      |                 |                        |
| 29            | 41             | IPREG_SYS2_REG_41  | R/W           |                      |                         |                |      | ACCEL_Z_OF | FUSER[13:8]          |                 |                        |
| 7B            | 123            | IPREG_SYS2_REG_123 | R/W           |                      |                         |                |      |            |                      | ACCEL_S         | RC_CTRL                |
| 81            | 129            | IPREG_SYS2_REG_129 | R/W           | -                    | AC                      | CEL_OIS_HPFBW_ | SEL  |            | ACCEL_LP             | _AVG_SEL        |                        |
| 82            | 130            | IPREG_SYS2_REG_130 | R/W           |                      |                         | -              |      |            | AC                   | CEL_OIS_LPF1BW_ | SEL                    |
| 83            | 131            | IPREG_SYS2_REG_131 | R/W           | - ACCEL_UI_LPFBW_SEL |                         |                |      | EL         |                      |                 |                        |
| 84            | 132            | IPREG_SYS2_REG_132 | R/W           |                      |                         | -              |      |            | ACCEL_OIS_<br>M6_BYP | -               | ACCEL_OIS_H<br>PF1_BYP |

Detailed register descriptions are provided in the sections that follow.

Register fields marked as Reserved must not be modified by the user. The Reset Value of the register can be used to determine the default value of reserved register fields, and unless otherwise noted this default value must be maintained even if the values of other register fields are modified by the user.

In the sections that follow, some register fields are described as "can be changed on-the-fly." These are the only register fields that can be changed on-the-fly even if sensor is on. Register fields not described as such must not be changed on-the-fly if sensor is on.



## 16 USER BANK O REGISTER MAP – DESCRIPTIONS

Please refer to the procedure in Section 14 for configuring device data endianness before using the register map.

### 16.1 ACCEL\_DATA\_X1\_UI

| Name   | ame: ACCEL_DATA_X1_UI                                                 |  |  |  |  |  |  |  |
|--------|-----------------------------------------------------------------------|--|--|--|--|--|--|--|
| Addre  | Address: 00 (00h)                                                     |  |  |  |  |  |  |  |
| Serial | Serial IF: SYNCR                                                      |  |  |  |  |  |  |  |
| Reset  | Reset value: 0x00                                                     |  |  |  |  |  |  |  |
| Clock  | Clock Domain: SCLK                                                    |  |  |  |  |  |  |  |
| BIT    | BIT NAME FUNCTION                                                     |  |  |  |  |  |  |  |
| 7:0    | 7:0 ACCEL_DATA_X_UI[15:8] Upper byte of Accel X-axis data for UI path |  |  |  |  |  |  |  |

## 16.2 ACCEL\_DATA\_X0\_UI

| Name   | lame: ACCEL_DATA_X0_UI                                             |  |  |  |  |  |  |  |
|--------|--------------------------------------------------------------------|--|--|--|--|--|--|--|
| Addre  | Address: 01 (01h)                                                  |  |  |  |  |  |  |  |
| Serial | erial IF: SYNCR                                                    |  |  |  |  |  |  |  |
| Reset  | Reset value: 0x00                                                  |  |  |  |  |  |  |  |
| Clock  | Domain: SCLK                                                       |  |  |  |  |  |  |  |
| BIT    | BIT NAME FUNCTION                                                  |  |  |  |  |  |  |  |
| 7:0    | 0 ACCEL_DATA_X_UI[7:0] Lower byte of Accel X-axis data for UI path |  |  |  |  |  |  |  |

# 16.3 ACCEL\_DATA\_Y1\_UI

| Name   | lame: ACCEL_DATA_Y1_UI                                               |  |  |  |  |  |  |  |
|--------|----------------------------------------------------------------------|--|--|--|--|--|--|--|
| Addre  | Address: 02 (02h)                                                    |  |  |  |  |  |  |  |
| Serial | Serial IF: SYNCR                                                     |  |  |  |  |  |  |  |
| Reset  | Reset value: 0x00                                                    |  |  |  |  |  |  |  |
| Clock  | Clock Domain: SCLK                                                   |  |  |  |  |  |  |  |
| BIT    | BIT NAME FUNCTION                                                    |  |  |  |  |  |  |  |
| 7:0    | :0 ACCEL_DATA_Y_UI[15:8] Upper byte of Accel Y-axis data for UI path |  |  |  |  |  |  |  |

## 16.4 ACCEL\_DATA\_Y0\_UI

| Name              | Name: ACCEL_DATA_Y0_UI |                                             |  |
|-------------------|------------------------|---------------------------------------------|--|
| Addre             | Address: 03 (03h)      |                                             |  |
| Serial            | IF: SYNCR              |                                             |  |
| Reset             | Reset value: 0x00      |                                             |  |
| Clock             | Clock Domain: SCLK     |                                             |  |
| BIT NAME FUNCTION |                        |                                             |  |
| 7:0               | ACCEL_DATA_Y_UI[7:0]   | Lower byte of Accel Y-axis data for UI path |  |

## 16.5 ACCEL\_DATA\_Z1\_UI

| Name   | Name: ACCEL_DATA_Z1_UI |                                             |  |  |
|--------|------------------------|---------------------------------------------|--|--|
| Addre  | Address: 04 (04h)      |                                             |  |  |
| Serial | Serial IF: SYNCR       |                                             |  |  |
| Reset  | Reset value: 0x00      |                                             |  |  |
| Clock  | Clock Domain: SCLK     |                                             |  |  |
| BIT    | BIT NAME FUNCTION      |                                             |  |  |
| 7:0    | ACCEL_DATA_Z_UI[15:8]  | Upper byte of Accel Z-axis data for UI path |  |  |



### 16.6 ACCEL\_DATA\_Z0\_UI

Name: ACCEL\_DATA\_Z0\_UI
Address: 05 (05h)
Serial IF: SYNCR
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL\_DATA\_Z\_UI[7:0] Lower byte of Accel Z-axis data for UI path

## 16.7 GYRO\_DATA\_X1\_UI

Name: GYRO\_DATA\_X1\_UI
Address: 06 (06h)
Serial IF: SYNCR
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 GYRO\_DATA\_X\_UI[15:8] Upper byte of Gyro X-axis data for UI path

## 16.8 GYRO\_DATA\_X0\_UI

Name: GYRO\_DATA\_X0\_UI
Address: 07 (07h)
Serial IF: SYNCR
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 GYRO\_DATA\_X\_UI[7:0] Lower byte of Gyro X-axis data for UI path

### 16.9 GYRO\_DATA\_Y1\_UI

Name: GYRO\_DATA\_Y1\_UI
Address: 08 (08h)
Serial IF: SYNCR
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 GYRO\_DATA\_Y\_UI[15:8] Upper byte of Gyro Y-axis data for UI path

### 16.10 GYRO DATA YO UI

 Name: GYRO\_DATA\_Y0\_UI

 Address: 09 (09h)

 Serial IF: SYNCR

 Reset value: 0x00

 Clock Domain: SCLK

 BIT NAME
 FUNCTION

 7:0 GYRO\_DATA\_Y\_UI[7:0]
 Lower byte of Gyro Y-axis data for UI path



### 16.11 GYRO\_DATA\_Z1\_UI

| Name              | Name: GYRO_DATA_Z1_UI |                                            |  |
|-------------------|-----------------------|--------------------------------------------|--|
| Addre             | Address: 10 (0Ah)     |                                            |  |
| Serial            | Serial IF: SYNCR      |                                            |  |
| Reset             | Reset value: 0x00     |                                            |  |
| Clock             | Clock Domain: SCLK    |                                            |  |
| BIT NAME FUNCTION |                       |                                            |  |
| 7:0               | GYRO_DATA_Z_UI[15:8]  | Upper byte of Gyro Z-axis data for UI path |  |

## 16.12 GYRO\_DATA\_ZO\_UI

| Name   | Name: GYRO_DATA_ZO_UI |                                            |  |
|--------|-----------------------|--------------------------------------------|--|
| Addre  | Address: 11 (0Bh)     |                                            |  |
| Serial | Serial IF: SYNCR      |                                            |  |
| Reset  | Reset value: 0x00     |                                            |  |
| Clock  | Clock Domain: SCLK    |                                            |  |
| BIT    | NAME                  | FUNCTION                                   |  |
| 7:0    | GYRO_DATA_Z_UI[7:0]   | Lower byte of Gyro Z-axis data for UI path |  |

## 16.13 TEMP\_DATA1\_UI

| Name   | Name: TEMP_DATA1_UI |                                            |  |
|--------|---------------------|--------------------------------------------|--|
| Addre  | Address: 12 (0Ch)   |                                            |  |
| Serial | Serial IF: SYNCR    |                                            |  |
| Reset  | Reset value: 0x00   |                                            |  |
| Clock  | Clock Domain: SCLK  |                                            |  |
| BIT    | NAME                | FUNCTION                                   |  |
| 7:0    | TEMP_DATA_UI[15:8]  | Upper byte of temperature data for UI path |  |

## 16.14 TEMP\_DATAO\_UI

| Name   | Name: TEMP_DATA0_UI |                                            |  |
|--------|---------------------|--------------------------------------------|--|
| Addre  | Address: 13 (0Dh)   |                                            |  |
| Serial | Serial IF: SYNCR    |                                            |  |
| Reset  | Reset value: 0x00   |                                            |  |
| Clock  | Clock Domain: SCLK  |                                            |  |
| BIT    | NAME                | FUNCTION                                   |  |
| 7:0    | TEMP_DATA_UI[7:0]   | Lower byte of temperature data for UI path |  |

Temperature data value from the sensor data registers can be converted to degrees centigrade by using the following formula:

Temperature in Degrees Centigrade = (TEMP\_DATA / 128) + 25

Temperature data stored in FIFO is an 8-bit quantity, FIFO\_TEMP\_DATA. It can be converted to degrees centigrade by using the following formula:

Temperature in Degrees Centigrade = (FIFO\_TEMP\_DATA / 2) + 25



## 16.15 TMST\_FSYNCH

Name: TMST\_FSYNCH Address: 14 (0Eh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| BIT | NAME                     | FUNCTION                                                                                                                                         |
|-----|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMST_FSYNC_DATA_UI[15:8] | Stores the upper byte of the time delta from the rising edge of FSYNC to the latest ODR until the UI Interface reads the FSYNC tag in the status |
|     |                          | register                                                                                                                                         |

## 16.16 TMST\_FSYNCL

Name: TMST\_FSYNCL Address: 15 (0Fh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| BIT | NAME                    | FUNCTION                                                                                                                                                  |
|-----|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMST_FSYNC_DATA_UI[7:0] | Stores the lower byte of the time delta from the rising edge of FSYNC to the latest ODR until the UI Interface reads the FSYNC tag in the status register |

## 16.17 PWR\_MGMT0

Name: PWR\_MGMT0 Address: 16 (10h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| Glock Bolliani Week |            |                                                 |
|---------------------|------------|-------------------------------------------------|
| BIT                 | NAME       | FUNCTION                                        |
| 7:4                 | -          | Reserved                                        |
|                     |            | 00: Turns gyroscope off                         |
|                     |            | 01: Places gyroscope in Standby Mode            |
| 3:2                 | GYRO_MODE  | 10: Places gyroscope in Low Power (LP) Mode     |
| 3.2                 |            | 11: Places gyroscope in Low Noise (LN) Mode     |
|                     |            |                                                 |
|                     |            | Can be changed on-the-fly.                      |
|                     |            | 00: Turns accelerometer off                     |
|                     | ACCEL_MODE | 01: Turns accelerometer off                     |
| 1:0                 |            | 10: Places accelerometer in Low Power (LP) Mode |
| 1.0                 |            | 11: Places accelerometer in Low Noise (LN) Mode |
|                     |            |                                                 |
|                     |            | Can be changed on-the-fly.                      |



## 16.18 FIFO\_COUNT\_0

Name: FIFO\_COUNT\_0
Address: 18 (12h)
Serial IF: R
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 FIFO\_DATA\_CNT[15:8] High Bits, count indicates the number of packets available in FIFO.

## 16.19 FIFO\_COUNT\_1

Name: FIFO\_COUNT\_1
Address: 19 (13h)
Serial IF: R
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 FIFO\_DATA\_CNT[7:0] Low Bits, count indicates the number of packets available in FIFO.

### 16.20 FIFO\_DATA

Name: FIFO\_DATA
Address: 20 (14h)
Serial IF: R
Reset value: 0x7F
Clock Domain: SCLK

BIT NAME FUNCTION
7:0 FIFO\_DATA FIFO data port



## **16.21 INT1\_CONFIG0**

Name: INT1\_CONFIGO Address: 22 (16h) Serial IF: R/W Reset value: 0x80 Clock Domain: MCLK

| Clock | Domain: MCLK                  |                                                                                                                                                                          |  |
|-------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                          | FUNCTION                                                                                                                                                                 |  |
| 7     | INT1_STATUS_EN_RESET_<br>DONE | Enable interrupt status bit to flag the occurrence of Reset Done event on INT1  O: Disable interrupt. 1: Enable interrupt.                                               |  |
|       |                               | Setting can be changed by UI interface.                                                                                                                                  |  |
|       | INITA CTATUS EN ALIVA A       | Enable interrupt status bit to flag the occurrence of AUX1 AGC Ready event on INT1                                                                                       |  |
| 6     | INT1_STATUS_EN_AUX1_A GC_RDY  | O: Disable interrupt.  1: Enable interrupt.  Cathing a contract the AU interface.                                                                                        |  |
|       |                               | Setting can be changed by UI interface.  Enable interrupt status bit to flag the occurrence of UI AGC Ready event on                                                     |  |
| 5     | INT1_STATUS_EN_AP_AGC<br>_RDY | INT1  0: Disable interrupt.  1: Enable interrupt.                                                                                                                        |  |
|       |                               | Setting can be changed by UI interface.                                                                                                                                  |  |
| 4     | INT1_STATUS_EN_AP_FSY<br>NC   | Enable interrupt status bit to flag the occurrence of UI FSYNC event on INT1  0: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI interface.       |  |
| 3     | INT1_STATUS_EN_AUX1_D<br>RDY  | Enable interrupt status bit to flag the occurrence of AUX1 Data Ready event on INT1  0: Disable interrupt. 1: Enable interrupt.  Setting can be changed by UI interface. |  |
| 2     | INT1_STATUS_EN_DRDY           | Enable interrupt status bit to flag the occurrence of UI Data Ready event on INT1  0: Disable interrupt. 1: Enable interrupt. Setting can be changed by UI interface.    |  |
| 1     | INT1_STATUS_EN_FIFO_TH<br>S   | Enable interrupt status bit to flag the occurrence of FIFO count ≥ FIFO threshold event on INT1                                                                          |  |



|   |                        | 0: Disable interrupt.                                                         |
|---|------------------------|-------------------------------------------------------------------------------|
|   |                        | 1: Enable interrupt.                                                          |
|   |                        |                                                                               |
|   |                        | Setting can be changed by UI interface.                                       |
|   |                        | Enable interrupt status bit to flag the occurrence of FIFO full event on INT1 |
|   |                        |                                                                               |
| 0 | INT1_STATUS_EN_FIFO_FU | 0: Disable interrupt.                                                         |
| " | LL                     | 1: Enable interrupt.                                                          |
|   |                        |                                                                               |
|   |                        | Setting can be changed by UI interface.                                       |



## **16.22 INT1\_CONFIG1**

Name: INT1\_CONFIG1 Address: 23 (17h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| Clock | ock Domain: MCLK                 |                                                                                                                                                                        |  |
|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                             | FUNCTION                                                                                                                                                               |  |
| 7     | -                                | Reserved                                                                                                                                                               |  |
| 6     | INT1_STATUS_EN_APEX_E VENT       | Enable interrupt status bit to flag the occurrence of APEX event on INT1  0: Disable interrupt.  1: Enable interrupt.                                                  |  |
|       |                                  | Setting can be changed by UI interface.                                                                                                                                |  |
| 5     | INT1_STATUS_EN_I2CM_D            | Enable interrupt status bit to flag the completion of I <sup>2</sup> C master event on INT1  0: Disable interrupt.                                                     |  |
|       | ONE                              | 1: Enable interrupt.  Setting can be changed by UI interface.                                                                                                          |  |
|       |                                  | Enable interrupt status bit to flag the occurrence of I3C Protocol Error event on INT1                                                                                 |  |
| 4     | INT1_STATUS_EN_I3C_PRO TOCOL_ERR | O: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI interface.                                                                                   |  |
| 3     | INT1_STATUS_EN_WOM_Z             | Enable interrupt status bit to flag the occurrence of WOM on Z-axis event on INT1  0: Disable interrupt. 1: Enable interrupt. Setting can be changed by UI interface.  |  |
| 2     | INT1_STATUS_EN_WOM_Y             | Enable interrupt status bit to flag the occurrence of WOM on Y-axis event on INT1  0: Disable interrupt. 1: Enable interrupt. Setting can be changed by UI interface.  |  |
| 1     | INT1_STATUS_EN_WOM_X             | Enable interrupt status bit to flag the occurrence of WOM on X-axis event on INT1  0: Disable interrupt. 1: Enable interrupt.  Setting can be changed by UI interface. |  |
| 0     | INT1_STATUS_EN_PLL_RDY           | Enable interrupt status bit to flag the occurrence of PLL Ready event on INT1  0: Disable interrupt.                                                                   |  |



| 1: Enable interrupt.                    |
|-----------------------------------------|
| Setting can be changed by UI interface. |

## 16.23 INT1\_CONFIG2

Name: INT1\_CONFIG2 Address: 24 (18h) Serial IF: R/W Reset value: 0x04 Clock Domain: MCLK

| CIOCK | Clock Domain: MCLK |                                                                             |
|-------|--------------------|-----------------------------------------------------------------------------|
| BIT   | NAME               | FUNCTION                                                                    |
| 7:3   | -                  | Reserved                                                                    |
|       |                    | Sets INT1 to open-drain or push-pull                                        |
| 2     | INT1 DRIVE         |                                                                             |
| 2     | INTI_DRIVE         | 0: Push-pull                                                                |
|       |                    | 1: Open-drain                                                               |
|       |                    | INT1 interrupt mode                                                         |
|       |                    |                                                                             |
|       |                    | 0: Pulse mode                                                               |
| 1     | INT1_MODE          | 1: Latch mode                                                               |
|       |                    |                                                                             |
|       |                    | Setting can be changed only when all interrupts of the corresponding serial |
|       |                    | interface are disabled                                                      |
|       |                    | INT1 interrupt polarity                                                     |
|       |                    |                                                                             |
|       |                    | 0: Active low                                                               |
| 0     | INT1_POLARITY      | 1: Active high                                                              |
|       |                    |                                                                             |
|       |                    | Setting can be changed only when all interrupts of the corresponding serial |
|       |                    | interface are disabled                                                      |



## **16.24 INT1\_STATUS0**

Name: INT1\_STATUS0 Address: 25 (19h) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

| BIT NAME FUNCTION  Flags the occurrence of Reset Done event on INT1  INT1_STATUS_RESET_DON E 0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7 INT1_STATUS_RESET_DON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Carte in the second of the sec |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of AUX1 AGC Ready event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 6 INT1_STATUS_AUX1_AGC_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| RDY 0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of UI AGC Ready event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 5 INT1_STATUS_AP_AGC_RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Y 0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of UI FSYNC event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 4 INT1 STATUS AD ESVAIS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4   INT1_STATUS_AP_FSYNC   0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of AUX1 Data Ready event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2 INTA STATUS ALIVA PROV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3   INT1_STATUS_AUX1_DRDY   0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of UI Data Ready event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 2 INTA STATUS DDDV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 2   INT1_STATUS_DRDY   0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of FIFO count ≥ FIFO threshold event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1   INT1_STATUS_FIFO_THS   0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Flags the occurrence of FIFO full event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0   INT1_STATUS_FIFO_FULL   0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



## **16.25 INT1\_STATUS1**

Name: INT1\_STATUS1 Address: 26 (1Ah) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

| BIT NAME   FUNCTION   Reserved   Flags the occurrence of APEX event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CIOCK | K DOMAIN: MICLK       |                                                  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|--------------------------------------------------|--|
| Flags the occurrence of APEX event on INT1  1 INT1_STATUS_APEX_EVEN T  1 INT1_STATUS_I2CM_DONE  Flags the occurrence of I²C Master Done event on INT1  2 INT1_STATUS_I3C_PROTO COL_ERR  INT1_STATUS_WOM_Z  INT1_STATUS_WOM_Z  INT1_STATUS_WOM_Y  INT1_STATUS_WOM_Y  INT1_STATUS_WOM_Y  INT1_STATUS_WOM_Y  INT1_STATUS_WOM_X   BIT   | NAME                  | FUNCTION                                         |  |
| 6 INT1_STATUS_APEX_EVEN T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7     | -                     | Reserved                                         |  |
| 1. Interrupt did not occur   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt did not occur   1. Interrupt did not occur   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt did not occur   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt occurred   1. Interrupt did not occur   1. Interrupt did not occur   1. Interrupt occurred   1. Interrupt did not occur   1. Interrupt did not occur   1. Interrupt did not occur   1. Interrupt occurred   1. Interrupt did not occur    6     |                       |                                                  |  |
| Flags the occurrence of I <sup>2</sup> C Master Done event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of I3C <sup>SM</sup> Protocol Error event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of I3C <sup>SM</sup> Protocol Error event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Z-axis WOM event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | T                     | •                                                |  |
| 5 INT1_STATUS_I2CM_DONE  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of I3C <sup>SM</sup> Protocol Error event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Z-axis WOM event on INT1  3 INT1_STATUS_WOM_Z  1: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |                       | ·                                                |  |
| 1: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of I3CSM Protocol Error event on INT1  O: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of Z-axis WOM event on INT1  INT1_STATUS_WOM_Z  O: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of Y-axis WOM event on INT1  INT1_STATUS_WOM_Y  O: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of X-axis WOM event on INT1  INT1_STATUS_WOM_X  O: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  O: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5     | INT1_STATUS_I2CM_DONE |                                                  |  |
| Flags the occurrence of I3C <sup>SM</sup> Protocol Error event on INT1  1 INT1_STATUS_I3C_PROTO COL_ERR  Flags the occurrence of Z-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  1 INT1_STATUS_WOM_Y  1 INT1_STATUS_WOM_Y  1 INT1_STATUS_WOM_Y  1 INT1_STATUS_WOM_Y  1 INT1_STATUS_WOM_X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                       |                                                  |  |
| 4 INT1_STATUS_I3C_PROTO COL_ERR  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Z-axis WOM event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |                       | •                                                |  |
| COL_ERR  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Z-axis WOM event on INT1  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4     |                       |                                                  |  |
| Flags the occurrence of Z-axis WOM event on INT1  3 INT1_STATUS_WOM_Z  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | COL_ERR               | ·                                                |  |
| 3 INT1_STATUS_WOM_Z  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt did not occur 1: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                       | •                                                |  |
| 1: Interrupt occurred Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3     | INT1_STATUS_WOM_Z     |                                                  |  |
| Flags the occurrence of Y-axis WOM event on INT1  2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                       | ·                                                |  |
| 2 INT1_STATUS_WOM_Y  0: Interrupt did not occur 1: Interrupt occurred  Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |                       | •                                                |  |
| 1: Interrupt did not occur 1: Interrupt occurred Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X 0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2     | INT1 STATUS WOM Y     |                                                  |  |
| Flags the occurrence of X-axis WOM event on INT1  1 INT1_STATUS_WOM_X  0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       | 3.,3331               | ·                                                |  |
| 1 INT1_STATUS_WOM_X 0: Interrupt did not occur 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                       |                                                  |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |                       | Flags the occurrence of X-axis WOM event on INT1 |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1     | INT1_STATUS_WOM_X     | 0: Interrupt did not occur                       |  |
| Flags the occurrence of PLL Ready event on INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                       | 1: Interrupt occurred                            |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                       | Flags the occurrence of PLL Ready event on INT1  |  |
| 0 INT1_STATUS_PLL_RDY 0: Interrupt did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0     | INT1_STATUS_PLL_RDY   | ·                                                |  |
| 1: Interrupt occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |                       | 1: Interrupt occurred                            |  |



## 16.26 ACCEL\_CONFIGO

Name: ACCEL\_CONFIGO Address: 27 (1Bh) Serial IF: R/W Reset value: 0x06 Clock Domain: MCLK

| Clock | Clock Domain: MCLK |                                                                                                                                                                                                                                                                                                                                                                        |
|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                               |
| 7     | -                  | Reserved                                                                                                                                                                                                                                                                                                                                                               |
|       |                    | Full scale select for accelerometer UI interface output 000: ±32g 001: ±16g 010: ±8g 011: ±4g                                                                                                                                                                                                                                                                          |
| 6:4   | ACCEL_UI_FS_SEL    | 100: ±2g                                                                                                                                                                                                                                                                                                                                                               |
|       |                    | 101: Reserved                                                                                                                                                                                                                                                                                                                                                          |
|       |                    | 110: Reserved                                                                                                                                                                                                                                                                                                                                                          |
|       |                    | 111: Reserved                                                                                                                                                                                                                                                                                                                                                          |
|       |                    | Can be changed on-the-fly.                                                                                                                                                                                                                                                                                                                                             |
| 3:0   | ACCEL_ODR          | Accelerometer ODR selection for UI interface output 0000: Reserved 0010: Reserved 0011: 6.4kHz (LN mode) 0100: 3.2kHz (LN mode) 0101: 1.6kHz (LN mode) 0110: 800Hz (LN mode) 0111: 400Hz (LP or LN mode) 1000: 200Hz (LP or LN mode) 1001: 100Hz (LP or LN mode) 1011: 25Hz (LP or LN mode) 1101: 25Hz (LP or LN mode) 1101: 6.25Hz (LP mode) 1111: 1.5625Hz (LP mode) |
|       |                    | Can be changed on-the-fly.                                                                                                                                                                                                                                                                                                                                             |



## 16.27 GYRO\_CONFIG0

Name: GYRO\_CONFIGO Address: 28 (1Ch) Serial IF: R/W Reset value: 0x06 Clock Domain: MCLK

| Clock | Clock Domain: MCLK |                                                     |
|-------|--------------------|-----------------------------------------------------|
| BIT   | NAME               | FUNCTION                                            |
|       |                    | Full scale select for gyroscope UI interface output |
|       |                    | 0000: ±4000dps                                      |
|       |                    | 0001: ±2000dps                                      |
|       |                    | 0010: ±1000dps                                      |
|       |                    | 0011: ±500dps                                       |
|       |                    | 0100: ±250dps                                       |
| 7:4   | GYRO_UI_FS_SEL     | 0101: ±125dps                                       |
|       |                    | 0110: ±62.5dps                                      |
|       |                    | 0111: ±31.25dps                                     |
|       |                    | 1000: ±15.625dps                                    |
|       |                    | Rest of the settings are reserved                   |
|       |                    |                                                     |
|       |                    | Can be changed on-the-fly.                          |
|       |                    | Gyroscope ODR selection for UI interface output     |
|       |                    | 0000: Reserved                                      |
|       | GYRO_ODR           | 0001: Reserved                                      |
|       |                    | 0010: Reserved                                      |
|       |                    | 0011: 6.4kHz (LN mode)                              |
|       |                    | 0100: 3.2kHz (LN mode)                              |
|       |                    | 0101: 1.6kHz (LN mode)                              |
|       |                    | 0110: 800Hz (LN mode)                               |
|       |                    | 0111: 400Hz (LP or LN mode)                         |
| 3:0   |                    | 1000: 200Hz (LP or LN mode)                         |
|       |                    | 1001: 100Hz (LP or LN mode)                         |
|       |                    | 1010: 50Hz (LP or LN mode)                          |
|       |                    | 1011: 25Hz (LP or LN mode)                          |
|       |                    | 1100: 12.5Hz (LP or LN mode)                        |
|       |                    | 1101: 6.25Hz (LP mode)                              |
|       |                    | 1110: 3.125Hz (LP mode)                             |
|       |                    | 1111: 1.5625Hz (LP mode)                            |
|       |                    |                                                     |
|       |                    | Can be changed on-the-fly.                          |



## 16.28 FIFO\_CONFIGO

Name: FIFO\_CONFIGO Address: 29 (1Dh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCK | Clock Domain: MCLK |                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7:6   | FIFO_MODE          | Set the FIFO operation mode.  00: Bypass (disabled)  01: Stream mode - Frames are overwritten when the FIFO full condition is reached. Supported only for 8, 16, 20 bytes frame size. When this mode is selected for 32 or 64 bytes frame sizes, FIFO remains in Bypass mode.  10: Stop-on-full mode - Frames are not stored in FIFO once the FIFO full condition is reached.  11: Reserved  Can be changed on-the-fly. |
| 5:0   | FIFO_DEPTH         | Set the FIFO depth in bytes.  000111: Sets FIFO depth to 2K bytes (recommended setting) 011111: Sets FIFO depth to 8K bytes (valid when all APEX features are disabled) Others: Reserved  Can be changed when FIFO is disabled (Bypass mode).                                                                                                                                                                           |

## 16.29 FIFO\_CONFIG1\_0

Name: FIFO\_CONFIG1\_0 Address: 30 (1Eh) Serial IF: R/W

Reset value: 0x00 Clock Domain: MCLK

| 0.00. | N D O M O M O M O M O M O M O M O M O M O |                                                                                                                                                                                                                                                                                                            |
|-------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                                      | FUNCTION                                                                                                                                                                                                                                                                                                   |
| 7:0   | FIFO_WM_TH[7:0]                           | Lower bits of FIFO watermark threshold. When set to 0, the watermark is disabled. When writing new threshold value, user must first write threshold LSByte (bits [7:0]), then MSByte (bits [15:8]). New threshold register value will take effect only when MSByte is written.  Can be changed on-the-fly. |



## 16.30 FIFO\_CONFIG1\_1

Name: FIFO\_CONFIG1\_1 Address: 31 (1Fh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                   |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | FIFO_WM_TH[15:8] | Upper bits of FIFO watermark threshold. When set to 0, the watermark is disabled. When writing new threshold value, user must first write threshold LSByte (bits [7:0]), then MSByte (bits [15:8]). New threshold register value will take effect only when MSByte is written.  Can be changed on-the-fly. |

## 16.31 FIFO\_CONFIG2

Name: FIFO\_CONFIG2 Address: 32 (20h) Serial IF: R/W Reset value: 0x20 Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                         |
|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FIFO_FLUSH       | FIFO flush command. When set high the FIFO is flushed, meaning the pointers and control logic is reset. Configuration registers are not reset.                                                                                                                                                                                   |
|     |                  | Can be changed on-the-fly.                                                                                                                                                                                                                                                                                                       |
| 6:4 | -                | Reserved                                                                                                                                                                                                                                                                                                                         |
| 3   | FIFO_WR_WM_GT_TH | Set write watermark interrupt generating condition:  0: Write watermark interrupt generated when FIFO data count is equal to the FIFO watermark threshold  1: Write watermark interrupt generated when FIFO data count is greater than or equal to FIFO watermark threshold  Can be changed when FIFO is disabled (Bypass mode). |
| 2:0 | -                | Reserved                                                                                                                                                                                                                                                                                                                         |



## 16.32 FIFO\_CONFIG3

Name: FIFO\_CONFIG3 Address: 33 (21h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| 2 FIFO_GYRO_EN Enable gyro data insertion into FIFO frame 1 FIFO_ACCEL_EN Enable accel data insertion into FIFO frame Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                                                                                                                                                                               | Clock Domain: MCLK |               |                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 FIFO_ES1_EN Enable External Sensor 1 data insertion into FIFO frame 4 FIFO_ES0_EN Enable External Sensor 0 data insertion into FIFO frame 3 FIFO_HIRES_EN Enable high resolution accel and gyro data insertion into FIFO fr 2 FIFO_GYRO_EN Enable gyro data insertion into FIFO frame 1 FIFO_ACCEL_EN Enable accel data insertion into FIFO frame Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable. | BIT                | NAME          | FUNCTION                                                                                                                                                                                              |
| 4 FIFO_ESO_EN Enable External Sensor 0 data insertion into FIFO frame 3 FIFO_HIRES_EN Enable high resolution accel and gyro data insertion into FIFO fr 2 FIFO_GYRO_EN Enable gyro data insertion into FIFO frame 1 FIFO_ACCEL_EN Enable accel data insertion into FIFO frame Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                       | 7:6                | -             | Reserved                                                                                                                                                                                              |
| 3 FIFO_HIRES_EN Enable high resolution accel and gyro data insertion into FIFO fr 2 FIFO_GYRO_EN Enable gyro data insertion into FIFO frame 1 FIFO_ACCEL_EN Enable accel data insertion into FIFO frame Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                                                                                             | 5                  | FIFO_ES1_EN   | Enable External Sensor 1 data insertion into FIFO frame                                                                                                                                               |
| 2 FIFO_GYRO_EN Enable gyro data insertion into FIFO frame 1 FIFO_ACCEL_EN Enable accel data insertion into FIFO frame Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                                                                                                                                                                               | 4                  | FIFO_ESO_EN   | Enable External Sensor 0 data insertion into FIFO frame                                                                                                                                               |
| 1 FIFO_ACCEL_EN  Enable accel data insertion into FIFO frame  Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is: 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                                                                                                                                                                                                                                       | 3                  | FIFO_HIRES_EN | Enable high resolution accel and gyro data insertion into FIFO frame                                                                                                                                  |
| Enable Sensor Registers write interface to FIFO. This interface s enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is:  1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.                                                                                                                                                                                                                                                                                                                                                    | 2                  | FIFO_GYRO_EN  | Enable gyro data insertion into FIFO frame                                                                                                                                                            |
| enabled when the FIFO is also enabled (i.e., not in bypass mode standard enable sequence is:  1) Enable FIFO.  2) Enable Sensor Registers to FIFO interface.  The opposite sequence should be used for the disable.                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                  | FIFO_ACCEL_EN | Enable accel data insertion into FIFO frame                                                                                                                                                           |
| mode.  Can be changed on-the-fly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                  | FIFO_IF_EN    | 1) Enable FIFO. 2) Enable Sensor Registers to FIFO interface. The opposite sequence should be used for the disable.  To prevent power drain, FIFO_IF_EN should be set to 0 if FIFO is in bypass mode. |



## 16.33 FIFO\_CONFIG4

Name: FIFO\_CONFIG4 Address: 34 (22h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCK | ock Domain: MCLK      |                                                                                                |
|-------|-----------------------|------------------------------------------------------------------------------------------------|
| BIT   | NAME                  | FUNCTION                                                                                       |
| 7:6   | -                     | Reserved                                                                                       |
|       |                       | Configures the compression algorithm to write non-compressed packets to FIFO at a certain rate |
|       |                       | 000: Non-compressed packet flow is disabled                                                    |
| 5:3   | FIFO_COMP_NC_FLOW_CFG | 001: Non-compressed packet every 8 frames                                                      |
| 3.3   | FIFO_COMP_NC_FLOW_CFG | 010: Non-compressed packet every 16 frames                                                     |
|       |                       | 011: Non-compressed packet every 32 frames                                                     |
|       |                       | 100: Non-compressed packet every 64 frames                                                     |
|       |                       | 101: Non-compressed packet every 128 frames                                                    |
|       |                       | Others: Reserved                                                                               |
| 2     | FIFO_COMP_EN          | 0: FIFO compression disabled                                                                   |
|       | THO_COMI _EN          | 1: FIFO compression enabled                                                                    |
|       |                       | Enable the insertion of the Timestamp or FSYNC data into FIFO frame                            |
| 1     | FIFO_TMST_FSYNC_EN    | 0: No Timestamp/FSYNC data inserted into FIFO frame (timestamp fields                          |
| 1     |                       | are 0x0000). FSYNC_TAG_EN bit in FIFO header is 0.                                             |
|       |                       | 1: Timestamp/FSYNC data inserted into FIFO frame. FSYNC_TAG_EN bit in                          |
|       |                       | FIFO header is set on an FSYNC trigger event.                                                  |
|       |                       | Select number of valid bytes provided by External Sensor 0                                     |
| 0     | FIFO_ESO_6B_9B        | 0: 6 bytes                                                                                     |
|       |                       | 1: 9 bytes                                                                                     |



## 16.34 TMST\_WOM\_CONFIG

Name: TMST\_WOM\_CONFIG

Address: 35 (23h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                                                                                                                                                          |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -             | Reserved                                                                                                                                                                                                                                                                          |
|     |               | Time Stamp Delta Enable                                                                                                                                                                                                                                                           |
| 6   | TMST_DELTA_EN | 0: Time stamp field does not contain the measurement of time since the last occurrence of trigger event                                                                                                                                                                           |
|     |               | 1: Time stamp field contains the measurement of time since the last occurrence of trigger event                                                                                                                                                                                   |
|     |               | Time Stamp Resolution                                                                                                                                                                                                                                                             |
| 5   | TMST_RESOL    | 0: 1μs<br>1: 16μs                                                                                                                                                                                                                                                                 |
|     |               | Wake on Motion Enable                                                                                                                                                                                                                                                             |
| 4   | WOM_EN        | 0: Wake on Motion not enabled                                                                                                                                                                                                                                                     |
|     |               | 1: Wake on Motion enabled                                                                                                                                                                                                                                                         |
| 3   | WOM_MODE      | <ul><li>Wake on Motion Mode</li><li>0: Initial sample is stored. Future samples are compared to initial sample</li><li>1: Compare current sample to previous sample</li></ul>                                                                                                     |
|     |               | Wake on Motion Interrupt                                                                                                                                                                                                                                                          |
| 2   | WOM_INT_MODE  | 0: Off<br>1: On                                                                                                                                                                                                                                                                   |
|     |               | Wake on Motion Interrupt Duration                                                                                                                                                                                                                                                 |
| 1:0 | WOM_INT_DUR   | 00: Wake on Motion interrupt asserted at first over-threshold event 01: Wake on Motion interrupt asserted at second over-threshold event 10: Wake on Motion interrupt asserted at third over-threshold event 11: Wake on Motion interrupt asserted at fourth over-threshold event |



## 16.35 FSYNC\_CONFIGO

Name: FSYNC\_CONFIGO Address: 36 (24h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| Clock Dolliani. WCLK |                         |                                                                           |
|----------------------|-------------------------|---------------------------------------------------------------------------|
| BIT                  | NAME                    | FUNCTION                                                                  |
| 7:4                  | -                       | Reserved                                                                  |
|                      |                         | Select the AP/UI FSYNC flag clear policy.                                 |
| 3                    | AP_FSYNC_FLAG_CLEAR_SEL | 0: The FSYNC flag is cleared when UI/AP sensor register is updated.       |
|                      |                         | 1: The FSYNC flag is cleared when UI/AP serial interface reads the sensor |
|                      |                         | register LSB of FSYNC tagged axis.                                        |
|                      | AP_FSYNC_SEL            | Select the AP/UI sensor that will carry the FSYNC tagging.                |
| 2:0                  |                         |                                                                           |
|                      |                         | 0: FSYNC tagging is disabled                                              |
|                      |                         | 1: Tag FSYNC flag to TEMP_DATA_UI LSB                                     |
|                      |                         | 2: Tag FSYNC flag to GYRO_DATA_X_UI LSB                                   |
|                      |                         | 3: Tag FSYNC flag to GYRO_DATA_Y_UI LSB                                   |
|                      |                         | 4: Tag FSYNC flag to GYRO_DATA_Z_UI LSB                                   |
|                      |                         | 5: Tag FSYNC flag to ACCEL_DATA_X_UI LSB                                  |
|                      |                         | 6: Tag FSYNC flag to ACCEL_DATA_Y_UI LSB                                  |
|                      |                         | 7: Tag FSYNC flag to ACCEL_DATA_Z_UI LSB                                  |

## 16.36 FSYNC\_CONFIG1

Name: FSYNC\_CONFIG1 Address: 37 (25h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                          | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -                             | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
| 3   | AUX1_FSYNC_FLAG_CLEAR_S<br>EL | Select the AUX1 FSYNC flag clear policy.  0: The FSYNC flag is cleared when AUX1 sensor register is updated .  1: The FSYNC flag is cleared when AUX1 serial interface reads the sensor register LSB of FSYNC tagged axis.                                                                                                                                                                            |
| 2:0 | AUX1_FSYNC_SEL                | Select the AUX1 sensor that will carry the FSYNC tagging.  0: FSYNC tagging is disabled  1: Tag FSYNC flag to TEMP_DATA_AUX1 LSB  2: Tag FSYNC flag to GYRO_DATA_X_AUX1 LSB  3: Tag FSYNC flag to GYRO_DATA_Y_AUX1 LSB  4: Tag FSYNC flag to GYRO_DATA_Z_AUX1 LSB  5: Tag FSYNC flag to ACCEL_DATA_X_AUX1 LSB  6: Tag FSYNC flag to ACCEL_DATA_Y_AUX1 LSB  7: Tag FSYNC flag to ACCEL_DATA_Z_AUX1 LSB |



## 16.37 RTC\_CONFIG

Name: RTC\_CONFIG Address: 38 (26h) Serial IF: R/W Reset value: 0x03 Clock Domain: MCLK

| BIT | NAME      | FUNCTION                                                                              |
|-----|-----------|---------------------------------------------------------------------------------------|
| 7   | -         | Reserved                                                                              |
| 6   | RTC_ALIGN | RTC align bit. Re-align command is generated by writing 1 to this bit.                |
|     |           | 0: RTC functionality not enabled.                                                     |
|     |           | 1: RTC functionality enabled.                                                         |
| 5   | RTC MODE  | If also the I3C <sup>SM</sup> Synchronous Mode functionality is enabled, then setting |
|     | _         | this bit to 1 will have no effect. RTC functionality can be enabled only if           |
|     |           | ACCEL_LP_CLK_SEL is set to 1; otherwise device may not behave as                      |
|     |           | expected.                                                                             |
| 4:0 | -         | Reserved                                                                              |

## 16.38 DMP\_EXT\_SEN\_ODR\_CFG

Name: DMP\_EXT\_SEN\_ODR\_CFG

Address: 39 (27h) Serial IF: R/W Reset value: 0x01 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                                                                                                                                           |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -             | Reserved                                                                                                                                                                                                                                                           |
| 6   | EXT_SENSOR_EN | O: Disables generation of ODR event for external sensor operation per the setting of EXT_ODR.  1: Enables generation of ODR event for external sensor operation per the setting of EXT_ODR.                                                                        |
| 5:3 | EXT_ODR       | I <sup>2</sup> C master external sensor ODR  000: 3.125Hz 001: 6.25Hz 010: 12.5Hz 011: 25Hz 100: 50Hz 101: 100Hz 110: 200Hz 111: 400Hz                                                                                                                             |
| 2:0 | APEX_ODR      | DMP Output Data Rate. APEX_ODR should be smaller than or equal to both ACCEL_ODR and GYRO_ODR. All rates shown below except 800Hz can be set if Accel UI/AP in in LP mode. Accel UI/AP must be in LN mode to set 800Hz.  000: 25Hz 001: 50Hz 010: 100Hz 100: 400Hz |



|  | 101: 800Hz    |
|--|---------------|
|  | 110: Reserved |
|  | 111: Reserved |

## 16.39 ODR\_DECIMATE\_CONFIG

Name: ODR\_DECIMATE\_CONFIG

Address: 40 (28h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

|       | Domain: MCLK        |                                                |
|-------|---------------------|------------------------------------------------|
| BIT   | NAME                | FUNCTION                                       |
|       |                     | Decimation factor for Gyroscope FIFO data:     |
|       |                     | 0000: 1 (same are input ODR)                   |
|       |                     | 0001: 2                                        |
|       |                     | 0010: 4                                        |
|       |                     | 0011: 8                                        |
|       |                     | 0100: 16                                       |
|       |                     | 0101: 32                                       |
| 7:4   | GYRO_FIFO_ODR_DEC   | 0110: 64                                       |
| , , , | 0.110_1110_0511_520 | 0111: 128                                      |
|       |                     | 1000: 256                                      |
|       |                     | 1001: 512                                      |
|       |                     | 1010: 1024                                     |
|       |                     | 1011: 2048                                     |
|       |                     | 1100: 4096                                     |
|       |                     | 1101: Reserved                                 |
|       |                     | 1110: Reserved                                 |
|       |                     | 1111: Reserved                                 |
|       |                     | Decimation factor for Accelerometer FIFO data: |
|       | ACCEL_FIFO_ODR_DEC  | 0000: 1 /22/22 2/2 in 2015 ODB)                |
|       |                     | 0000: 1 (same are input ODR)<br>0001: 2        |
|       |                     | 0001: 2                                        |
|       |                     | 0010: 4                                        |
|       |                     | 0110: 16                                       |
|       |                     | 0101: 32                                       |
| 3:0   |                     | 0110: 64                                       |
|       |                     | 0111: 128                                      |
|       |                     | 1000: 256                                      |
|       |                     | 1001: 512                                      |
|       |                     | 1010: 1024                                     |
|       |                     | 1011: 2048                                     |
|       |                     | 1100: 4096                                     |
|       |                     | 1101: Reserved                                 |
|       |                     | 1110: Reserved                                 |
|       |                     | 1111: Reserved                                 |
|       |                     |                                                |



## 16.40 EDMP\_APEX\_ENO

Name: EDMP\_APEX\_ENO Address: 41 (29h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME    | FUNCTION                                |
|-----|---------|-----------------------------------------|
| 7   | SMD_EN  | Set 1 to enable SMD algorithm           |
| 6   | R2W_EN  | Set 1 to enable Raise to Wake algorithm |
| 5   | FF_EN   | Set 1 to enable Freefall algorithm      |
| 4   | PEDO_EN | Set 1 to enable Pedometer algorithm     |
| 3   | TILT_EN | Set 1 to enable Tilt algorithm          |
| 2:1 | -       | Reserved                                |
| 0   | TAP_EN  | Set 1 to enable Tap algorithm           |

## 16.41 EDMP\_APEX\_EN1

Name: EDMP\_APEX\_EN1 Address: 42 (2Ah) Serial IF: R/W Reset value: 0x00

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                                   |
|-----|------------------------|----------------------------------------------------------------------------|
| 7   | -                      | Reserved                                                                   |
| 6   | EDMP_ENABLE            | Set 1 to enable eDMP                                                       |
| 5   | FEATURE3_EN            | Set 1 to enable eDMP to run algorithms from RAM image                      |
| 4:3 | -                      | Reserved                                                                   |
| 2   | POWER_SAVE_EN          | Set 1 to enable power save mode                                            |
| 1   | INIT_EN                | This bit is set by the host to indicate: eDMP executes only the segment of |
|     |                        | code that initialize constants used by algorithms.                         |
| 0   | SOFT_HARD_IRON_CORR_EN | Set 1 to enable soft iron hard iron correction                             |



## 16.42 APEX\_BUFFER\_MGMT

Name: APEX\_BUFFER\_MGMT

Address: 43 (2Bh)

Serial IF: R/W (bits 5:4 are R only)

Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                                                                                                                                                                         |
|-----|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                       | LSB indicates SRAM address for host to read; MSB indicates size 2 buffer wrap around                                                                                                                                             |
| 7:6 | FF_DURATION_HOST_RPTR | 00: Host reads buffer 0 01: Host reads buffer 1 10: Host reads buffer 0                                                                                                                                                          |
|     |                       | 11: Host reads buffer 1                                                                                                                                                                                                          |
|     |                       | Read only register field: LSB indicates SRAM address for eDMP to write; MSB indicates size 2 buffer wrap around                                                                                                                  |
| 5:4 | FF_DURATION_EDMP_WPTR | 00: eDMP writes to buffer 0 01: eDMP writes to buffer 1 10: eDMP writes to buffer 0 11: eDMP writes to buffer 1                                                                                                                  |
| 3:2 | STEP_COUNT_HOST_RPTR  | LSB indicates SRAM address for host to read; MSB indicates size 2 buffer wrap around  00: Host reads buffer 0 01: Host reads buffer 1 10: Host reads buffer 0 11: Host reads buffer 1                                            |
| 1:0 | STEP_COUNT_EDMP_WPTR  | Read only register field: LSB indicates SRAM address for eDMP to write; MSB indicates size 2 buffer wrap around  00: eDMP writes to buffer 0 01: eDMP writes to buffer 1 10: eDMP writes to buffer 0 11: eDMP writes to buffer 1 |



## 16.43 INTF\_CONFIGO

Name: INTF\_CONFIGO Address: 44 (2Ch)

Serial IF: R/W (bits 1 and 0 are Read only)

Reset value: 0x9A Clock Domain: MCLK

| 0.00. |                        |                                                                               |  |
|-------|------------------------|-------------------------------------------------------------------------------|--|
| BIT   | NAME                   | FUNCTION                                                                      |  |
| 7:6   | -                      | Reserved                                                                      |  |
|       |                        | Enable AUX1 virtual access by host interface                                  |  |
| 5     | VIRTUAL_ACCESS_AUX1_EN | 0: AUX1 virtual access by host interface not enabled                          |  |
|       |                        | 1: AUX1 virtual access by host enabled; AUX1 registers are accessible by      |  |
|       |                        | host interface but not accessible by AUX1 interface                           |  |
| 4:2   | -                      | Reserved                                                                      |  |
|       | AP_SPI_34_MODE         | Read only register field, shows OTP trim for UI interface SPI in 3-wire or 4- |  |
| 1     |                        | wire mode                                                                     |  |
| _     |                        | 0: 3-wire mode                                                                |  |
|       |                        | 1: 4-wire mode                                                                |  |
| 0     | AP_SPI_MODE            | Read only register field, shows OTP trim for UI interface SPI mode            |  |
|       |                        | selection                                                                     |  |
|       |                        | 0: SPI mode 0 or 3                                                            |  |
|       |                        | 1: SPI mode 1 or 2                                                            |  |



## 16.44 INTF\_CONFIG1\_OVRD

Name: INTF\_CONFIG1\_OVRD

Address: 45 (2Dh)
Serial IF: R/W
Reset value: 0x0C
Clock Domain: SCLK

| BIT | NAME                        | FUNCTION                                                                                                                 |
|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -                           | Reserved                                                                                                                 |
| 3   | AP_SPI_34_MODE_OVRD         | 0: Override disable for AP interface SPI 4-wire/3-wire modes 1: Override enable for AP interface SPI 4-wire/3-wire modes |
| 2   | AP_SPI_34_MODE_OVRD_VA<br>L | Override value for AP interface SPI 4-wire/3-wire modes  0: SPI 3-wire mode  1: SPI 4-wire mode                          |
| 1   | AP_SPI_MODE_OVRD            | 0: Override disable for AP interface SPI_MODE value 1: Override enable for AP interface SPI_MODE value                   |
| 0   | AP_SPI_MODE_OVRD_VAL        | Override value for AP interface SPI Mode  0: SPI mode 0 or 3  1: SPI mode 1 or 2                                         |

## 16.45 INTF\_AUX\_CONFIG

Name: INTF\_AUX\_CONFIG

Address: 46 (2Eh) Serial IF: R/W Reset value: 0x02 Clock Domain: MCLK

| CIOCK | Clock Bollidin. McEk |                                              |
|-------|----------------------|----------------------------------------------|
| BIT   | NAME                 | FUNCTION                                     |
| 7:2   | -                    | Reserved                                     |
|       |                      | Configures AUX1 SPI in 3-wire or 4-wire mode |
| 1     | AUX1_SPI_34_MODE     | 0: 3-wire mode                               |
|       |                      | 1: 4-wire mode                               |
|       |                      | AUX1 SPI mode selection                      |
| 0     | AUX1_SPI_MODE        | 0: SPI mode 0 or 3                           |
|       |                      | 1: SPI mode 1 or 2                           |



## 16.46 IOC\_PAD\_SCENARIO

Name: IOC\_PAD\_SCENARIO

Address: 47 (2Fh) Serial IF: R

Reset value: 0x09 Clock Domain: MCLK

| BIT | NAME        | FUNCTION                                                                                                                                        |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | -           | Reserved                                                                                                                                        |
|     |             | Read only register field, effective only when AUX1_ENABLE is 1. Selects AUX1 mode:                                                              |
| 2:1 | AUX1_MODE   | 00: AUX1 in SPI Slave mode 01: AUX1 in I2C Master mode 10: AUX1 in I2C Master Bypass mode (Enable only when AP is not in SPI mode) 11: Reserved |
| 0   | AUX1_ENABLE | Read only register field, enable or disable AUX1 0: AUX1 disabled 1: AUX1 enabled                                                               |

## 16.47 IOC\_PAD\_SCENARIO\_AUX\_OVRD

Name: IOC\_PAD\_SCENARIO\_AUX\_OVRD

Address: 48 (30h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                |
|-----|-----------------------|-------------------------------------------------------------------------|
| 7:5 | -                     | Reserved                                                                |
|     |                       | Override enable for AUX1_MODE                                           |
| 4   | AUX1_MODE_OVRD        | 0: Disable                                                              |
|     |                       | 1: Enable                                                               |
|     |                       | Override value for AUX1_ENABLE. Effective only when AUX1_ENABLE is 1.   |
|     |                       | Selects modes of AUX1 use:                                              |
|     |                       | O. ALIVA in CDI Classe week                                             |
|     |                       | 0: AUX1 in SPI Slave mode                                               |
| 3:2 | AUX1_ENABLE_OVRD_VAL  | 1: AUX1 in I2C Master mode                                              |
|     |                       | 2: AUX1 in I2C Master Bypass mode (enable only when AP is not in SPI    |
|     |                       | mode)                                                                   |
|     |                       |                                                                         |
|     |                       | Note: When enabling the I2C Master Bypass mode, this register should be |
|     |                       | programmed individually, not as part of a burst transaction.            |
|     |                       | Override enable for AUX1_ENABLE                                         |
| 1   | AUX1_ENABLE_OVRD      | 0: Disable                                                              |
|     |                       | 1: Enable                                                               |
|     |                       | Override value for AUX1_ENABLE                                          |
| 0   | AUX1_ENABLE_OVRD_VAL  |                                                                         |
|     | AONI_LIVABLL_OVED_VAL | 0: AUX1 disabled                                                        |
|     |                       | 1: AUX1 enabled                                                         |



## 16.48 DRIVE\_CONFIGO

Name: DRIVE\_CONFIGO Address: 50 (32h) Serial IF: R/W Reset value: 0x6C Clock Domain: MCLK

| CIOCK | lock Domain: MCLK |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7     | -                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6:4   | PADS_I2C_SLEW     | Slew rate control for any pin in the I <sup>2</sup> C mode of operation, including pins on the AP serial interface when device is a client device of an I <sup>2</sup> C bus, including pins on the AUX1 serial interface when device is a master device of an I <sup>2</sup> C bus. Setting of the slew rate takes effect 1.5µs after the register is programmed.  O00: MIN: 3 ns; TYP: 20 ns; MAX: 136 ns O10: MIN: 2 ns; TYP: 7 ns; MAX: 84 ns |
|       |                   | Others: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |                   | Slew rate control for any pin in the SPI mode of operation.                                                                                                                                                                                                                                                                                                                                                                                       |
|       |                   | Setting of the slew rate takes effect 1.5 µs after the register is programmed.                                                                                                                                                                                                                                                                                                                                                                    |
|       |                   | 000: MIN: 12 ns; TYP: 38 ns; MAX: 106 ns                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3:1   | PADS_SPI_SLEW     | 001: MIN: 4 ns; TYP: 14 ns; MAX: 45 ns                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |                   | 010: MIN: 3 ns; TYP: 10 ns; MAX: 37 ns                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |                   | 011: MIN: 2 ns; TYP: 7 ns; MAX: 25 ns                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                   | 100: MIN: 1 ns; TYP: 5 ns; MAX: 17 ns                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                   | 101: MIN: 1 ns; TYP: 4 ns; MAX: 14 ns                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                   | 11x: MIN: 0.1 ns; TYP: 0.5 ns; MAX: 6 ns                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0     | -                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                          |



## 16.49 DRIVE\_CONFIG1

Name: DRIVE\_CONFIG1 Address: 51 (33h) Serial IF: R/W Reset value: 0x36 Clock Domain: MCLK

| Clock | ock Domain: MCLK  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7:6   | -                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5:3   | PADS_I3C_DDR_SLEW | Slew rate control when device is in I3C <sup>SM</sup> DDR protocol. Setting of the slew rate takes effect 1.5µs after the register is programmed.  000: MIN: 12 ns; TYP: 38 ns; MAX: 106 ns 001: MIN: 4 ns; TYP: 14 ns; MAX: 45 ns 010: MIN: 3 ns; TYP: 10 ns; MAX: 37 ns 011: MIN: 2 ns; TYP: 7 ns; MAX: 25 ns 100: MIN: 1 ns; TYP: 5 ns; MAX: 17 ns                                                                                                                                                                |
| 2:0   | PADS_I3C_SDR_SLEW | 101: MIN: 1 ns; TYP: 4 ns; MAX: 14 ns 11x: MIN: 0.1 ns; TYP: 0.5 ns; MAX: 6 ns  Slew rate control when device is in I3C <sup>SM</sup> SDR protocol. Setting of the slew rate takes effect 1.5μs after the register is programmed.  000: MIN: 12 ns; TYP: 38 ns; MAX: 106 ns 001: MIN: 4 ns; TYP: 14 ns; MAX: 45 ns 010: MIN: 3 ns; TYP: 10 ns; MAX: 37 ns 011: MIN: 2 ns; TYP: 7 ns; MAX: 25 ns 100: MIN: 1 ns; TYP: 5 ns; MAX: 17 ns 101: MIN: 1 ns; TYP: 4 ns; MAX: 14 ns 11x: MIN: 0.1 ns; TYP: 0.5 ns; MAX: 6 ns |

## 16.50 DRIVE\_CONFIG2

Name: DRIVE\_CONFIG2 Address: 52 (34h) Serial IF: R/W Reset value: 0x06 Clock Domain: MCLK

| CIOCK | N DOMAIN. WEEK |                                                                                                                                                                                                                                                                                   |
|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME           | FUNCTION                                                                                                                                                                                                                                                                          |
| 7:3   | -              | Reserved                                                                                                                                                                                                                                                                          |
|       |                | Slew rate control for INT1 pin at all times. Slew rate control for all pins before OTP copy operation is completed. Setting of the slew rate takes effect 1.5 $\mu$ s after the register is programmed.                                                                           |
| 2:0   | PADS_SLEW      | 000: MIN: 12 ns; TYP: 38 ns; MAX: 106 ns 001: MIN: 4 ns; TYP: 14 ns; MAX: 45 ns 010: MIN: 3 ns; TYP: 10 ns; MAX: 37 ns 011: MIN: 2 ns; TYP: 7 ns; MAX: 25 ns 100: MIN: 1 ns; TYP: 5 ns; MAX: 17 ns 101: MIN: 1 ns; TYP: 4 ns; MAX: 14 ns 11x: MIN: 0.1 ns; TYP: 0.5 ns; MAX: 6 ns |



## 16.51 REG\_MISC1

Name: REG\_MISC1 Address: 53 (35h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME        | FUNCTION                                                                                                                                           |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -           | Reserved                                                                                                                                           |
|     |             | Selects MCLK source.                                                                                                                               |
| 3:0 | OSC_ID_OVRD | 0000: MCLK source requested by internal logic (default) 0010: Requests internal relaxation oscillator 1000: Requests external clock Rest: Reserved |
|     |             | The selected clock source is the highest index that's requested and that is ready.                                                                 |

## 16.52 INT\_APEX\_CONFIG0

Name: INT\_APEX\_CONFIG0

Address: 57 (39h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                                 | FUNCTION                                                                                                                                           |
|-----|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| DII | IVAIVIE                              |                                                                                                                                                    |
| 7   | INT_STATUS_MASK_PIN_R2<br>W_WAKE_DET | Enable interrupt pin assertion when the INT_STATUS_R2W_WAKE_DET status bit is 1.  O: Enable Interrupt pin assertion  1: No Interrupt pin assertion |
| 6   | INT_STATUS_MASK_PIN_FF_<br>DET       | Enable interrupt pin assertion when the INT_STATUS_FF_DET status bit is  1.  0: Enable Interrupt pin assertion  1: No Interrupt pin assertion      |
| 5   | INT_STATUS_MASK_PIN_STE P_DET        | Enable interrupt pin assertion when the INT_STATUS_STEP_DET status bit is 1.  O: Enable Interrupt pin assertion 1: No Interrupt pin assertion      |
| 4   | INT_STATUS_MASK_PIN_STE P_CNT_OVFL   | Enable interrupt pin assertion when the INT_STATUS_STEP_CNT_OVFL status bit is 1.  0: Enable Interrupt pin assertion 1: No Interrupt pin assertion |
| 3   | INT_STATUS_MASK_PIN_TILT _DET        | Enable interrupt pin assertion when the INT_STATUS_TILT_DET status bit is 1.  O: Enable Interrupt pin assertion 1: No Interrupt pin assertion      |



| 2 | INT_STATUS_MASK_PIN_LO W_G_DET     | Enable interrupt pin assertion when the INT_STATUS_LOW_G_DET status bit is 1.  O: Enable Interrupt pin assertion  1: No Interrupt pin assertion  |
|---|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | INT_STATUS_MASK_PIN_HIG<br>H_G_DET | Enable interrupt pin assertion when the INT_STATUS_HIGH_G_DET status bit is 1.  O: Enable Interrupt pin assertion  1: No Interrupt pin assertion |
| 0 | INT_STATUS_MASK_PIN_TAP _DET       | Enable interrupt pin assertion when the INT_STATUS_TAP_DET status bit is 1.  0: Enable Interrupt pin assertion 1: No Interrupt pin assertion     |

# 16.53 INT\_APEX\_CONFIG1

Name: INT\_APEX\_CONFIG1

Address: 58 (3Ah) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCIC | Clock Botham McER        |                                                                        |
|--------|--------------------------|------------------------------------------------------------------------|
| BIT    | NAME                     | FUNCTION                                                               |
| 7:5    | -                        | Reserved                                                               |
| 4      | INT_STATUS_MASK_PIN_SA_  | 0: Enable interrupt generation when Secure Authentication is done      |
| 4      | DONE                     | 1: Disable interrupt generation for Secure Authentication              |
| 3      | -                        | Reserved                                                               |
| 2      | INT_STATUS_MASK_PIN_SELF | 0: Enable interrupt generation when self-test is done                  |
|        | TEST_DONE                | 1: Disable interrupt generation for self-test                          |
| 1      | INT_STATUS_MASK_PIN_SM   | 0: Enable interrupt generation for Significant Motion Detection (SMD)  |
|        | D_DET                    | 1: Disable interrupt generation for Significant Motion Detection (SMD) |
| 0      | INT_STATUS_MASK_PIN_R2   | 0: Enable interrupt generation for Wake Sleep Detection                |
|        | W_SLEEP_DET              | 1: Disable interrupt generation for Wake Sleep Detection               |



## 16.54 INT\_APEX\_STATUSO

Name: INT\_APEX\_STATUS0

Address: 59 (3Bh)
Serial IF: R/C
Reset value: 0x00
Clock Domain: MCLK

| BIT | NAME                    | FUNCTION                                        |
|-----|-------------------------|-------------------------------------------------|
| 7   | INT_STATUS_R2W_WAKE_DE  | 0: Wake interrupt did not occur.                |
| ,   | Т                       | 1: Wake interrupt occurred.                     |
| 6   | INT STATUS FF DET       | 0: Freefall interrupt did not occur.            |
|     | INT_STATOS_TT_DET       | 1: Freefall interrupt occurred.                 |
| 5   | INT_STATUS_STEP_DET     | 0: Step Detection interrupt did not occur.      |
|     | INT_STATOS_STEF_DET     | 1: Step Detection interrupt occurred.           |
| 4   | INT_STATUS_STEP_CNT_OVF | 0: Step-Count Overflow interrupt did not occur. |
| 4   | L                       | 1: Step-Count Overflow interrupt occurred.      |
| 3   | INT_STATUS_TILT_DET     | 0: Tilt Detection interrupt did not occur.      |
|     |                         | 1: Tilt Detection interrupt occurred.           |
| 2   | INT_STATUS_LOW_G_DET    | 0: LowG Detection interrupt did not occur.      |
|     |                         | 1: LowG Detection interrupt occurred.           |
| 1   | INT STATUS HIGH G DET   | 0: HighG Detection interrupt did not occur.     |
|     | INT_STATOS_THGIT_G_DET  | 1: HighG Detection interrupt occurred.          |
| 0   | INT STATUS TAP DET      | 0: Tap Detection interrupt did not occur.       |
|     | INI_STATUS_TAP_DET      | 1: Tap Detection interrupt occurred.            |

## 16.55 INT\_APEX\_STATUS1

Name: INT\_APEX\_STATUS1

Address: 60 (3Ch)
Serial IF: R/C
Reset value: 0x00
Clock Domain: MCLK

| CIOCI | DOMAIN: WICER             |                                                                                                                                                                                                                |
|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                      | FUNCTION                                                                                                                                                                                                       |
| 7:5   | -                         | Reserved                                                                                                                                                                                                       |
| 4     | INT_STATUS_SA_DONE        | For EDMP_OUT interface.  0: Secure Authentication interrupt did not occur.  1: Secure Authentication interrupt occurred.                                                                                       |
| 3     | -                         | Reserved                                                                                                                                                                                                       |
| 2     | INT_STATUS_SELFTEST_DONE  | 0: Self-Test interrupt did not occur. 1: Self-Test interrupt occurred.                                                                                                                                         |
| 1     | INT_STATUS_SMD_DET        | This bit is set to 1 when Significant Motion Detection (SMD) interrupt is generated  0: Significant Motion Detection (SMD) interrupt did not occur.  1: Significant Motion Detection (SMD) interrupt occurred. |
| 0     | INT_STATUS_R2W_SLEEP_DE T | 0: Sleep interrupt did not occur. 1: Sleep interrupt occurred.                                                                                                                                                 |



#### 16.56 ACCEL\_DATA\_X1\_AUX1

Name: ACCEL\_DATA\_X1\_AUX1 Address: 68 (44h)

Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL\_DATA\_X\_AUX1[15:8] Upper byte of Accel X-axis data for AUX1 path

#### 16.57 ACCEL\_DATA\_X0\_AUX1

Name: ACCEL\_DATA\_X0\_AUX1

Address: 69 (45h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL\_DATA\_X\_AUX1[7:0] Lower byte of Accel X-axis data for AUX1 path

#### 16.58 ACCEL\_DATA\_Y1\_AUX1

Name: ACCEL\_DATA\_Y1\_AUX1

Address: 70 (46h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL\_DATA\_Y\_AUX1[15:8] Upper byte of Accel Y-axis data for AUX1 path

#### 16.59 ACCEL DATA YO AUX1

Name: ACCEL\_DATA\_Y0\_AUX1

Address: 71 (47h)
Serial IF: SYNCR
Reset value: 0x00
Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL\_DATA\_Y\_AUX1[7:0] Lower byte of Accel Y-axis data for AUX1 path

### 16.60 ACCEL\_DATA\_Z1\_AUX1

Name: ACCEL\_DATA\_Z1\_AUX1

Address: 72 (48h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

BIT NAME FUNCTION

7:0 ACCEL DATA Z AUX1[15:8] Upper byte of Accel Z-axis data for AUX1 path



#### 16.61 ACCEL\_DATA\_ZO\_AUX1

Name: ACCEL\_DATA\_Z0\_AUX1

Address: 73 (49h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

|   | Clock Domain: SCLK |                         |                                               |
|---|--------------------|-------------------------|-----------------------------------------------|
|   | BIT                | NAME                    | FUNCTION                                      |
| Ī | 7:0                | ACCEL_DATA_Z_AUX1I[7:0] | Lower byte of Accel Z-axis data for AUX1 path |

## 16.62 GYRO\_DATA\_X1\_AUX1

Name: GYRO\_DATA\_X1\_AUX1

Address: 74 (4Ah) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| Clock Domain: SCLK |     |                        |                                              |
|--------------------|-----|------------------------|----------------------------------------------|
|                    | BIT | NAME                   | FUNCTION                                     |
| ĺ                  | 7:0 | GYRO_DATA_X_AUX1[15:8] | Upper byte of Gyro X-axis data for AUX1 path |

#### 16.63 GYRO\_DATA\_X0\_AUX1

Name: GYRO\_DATA\_X0\_AUX1

Address: 75 (4Bh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| Clock Dolliam. Seek |                       |                                              |
|---------------------|-----------------------|----------------------------------------------|
| BIT                 | NAME                  | FUNCTION                                     |
| 7:0                 | GYRO_DATA_X_AUX1[7:0] | Lower byte of Gyro X-axis data for AUX1 path |

#### 16.64 GYRO\_DATA\_Y1\_AUX1

Name: GYRO\_DATA\_Y1\_AUX1

Address: 76 (4Ch) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| CIOCK | JOCK DOMAIN. SCEN      |                                              |
|-------|------------------------|----------------------------------------------|
| BIT   | NAME                   | FUNCTION                                     |
| 7:0   | GYRO_DATA_Y_AUX1[15:8] | Upper byte of Gyro Y-axis data for AUX1 path |

### 16.65 GYRO\_DATA\_YO\_AUX1

Name: GYRO\_DATA\_Y0\_AUX1

Address: 77 (4Dh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| L | Clock Dolliam. SCLK |                       |                                              |
|---|---------------------|-----------------------|----------------------------------------------|
|   | BIT                 | NAME                  | FUNCTION                                     |
|   | 7:0                 | GYRO_DATA_Y_AUX1[7:0] | Lower byte of Gyro Y-axis data for AUX1 path |



#### 16.66 GYRO\_DATA\_Z1\_AUX1

Name: GYRO\_DATA\_Z1\_AUX1

Address: 78 (4Eh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| Clock Domain: SCLK |     |                        |                                              |
|--------------------|-----|------------------------|----------------------------------------------|
|                    | BIT | NAME                   | FUNCTION                                     |
|                    | 7:0 | GYRO_DATA_Z_AUX1[15:8] | Upper byte of Gyro Z-axis data for AUX1 path |

### 16.67 GYRO\_DATA\_ZO\_AUX1

Name: GYRO\_DATA\_Z0\_AUX1

Address: 79 (4Fh) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| Clock Domain: SCLK |                       |                                              |
|--------------------|-----------------------|----------------------------------------------|
| BIT                | NAME                  | FUNCTION                                     |
| 7:0                | GYRO_DATA_Z_AUX1[7:0] | Lower byte of Gyro Z-axis data for AUX1 path |

#### 16.68 TEMP\_DATA1\_AUX1

Name: TEMP\_DATA1\_AUX1

Address: 80 (50h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| CIOCIC |     | Domain Ger           |                                              |
|--------|-----|----------------------|----------------------------------------------|
| E      | BIT | NAME                 | FUNCTION                                     |
| 7      | 7:0 | TEMP_DATA_AUX1[15:8] | Upper byte of temperature data for AUX1 path |

#### 16.69 TEMP\_DATAO\_AUX1

Name: TEMP\_DATA0\_AUX1

Address: 81 (51h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| CIUCK | Clock Domain: Seek  |                                              |
|-------|---------------------|----------------------------------------------|
| BIT   | NAME                | FUNCTION                                     |
| 7:0   | TEMP_DATA_AUX1[7:0] | Lower byte of temperature data for AUX1 path |

## 16.70 TMST\_FSYNCH\_AUX1

Name: TMST\_FSYNCH\_AUX1

Address: 82 (52h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| BIT | NAME                       | FUNCTION                                                                                                                                  |
|-----|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMST FSYNC DATA AUX1[15:8] | Stores the upper byte of the time delta from the rising edge of FSYNC to the latest ODR until the UI Interface reads the FSYNC tag in the |
|     |                            | status register                                                                                                                           |



## 16.71 TMST\_FSYNCL\_AUX1

Name: TMST\_FSYNCL\_AUX1

Address: 83 (53h) Serial IF: SYNCR Reset value: 0x00 Clock Domain: SCLK

| BIT | NAME                          | FUNCTION                                                              |
|-----|-------------------------------|-----------------------------------------------------------------------|
|     |                               | Stores the lower byte of the time delta from the rising edge of FSYNC |
| 7:0 | 7:0 TMST_FSYNC_DATA_AUX1[7:0] | to the latest ODR until the UI Interface reads the FSYNC tag in the   |
|     |                               | status register                                                       |

## 16.72 PWR\_MGMT\_AUX1

Name: PWR\_MGMT\_AUX1

Address: 84 (54h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                            |
|-----|---------------|-----------------------------------------------------|
| 7:2 | -             | Reserved                                            |
|     |               | Enable AUX1 interface for the Gyroscope sensor.     |
|     |               | 0: OFF                                              |
| 1   | GYRO_AUX1_EN  | 1: ON                                               |
|     |               |                                                     |
|     |               | Can be changed on-the-fly.                          |
|     |               | Enable AUX1 interface for the Accelerometer sensor. |
|     |               | 0: OFF                                              |
| 0   | ACCEL_AUX1_EN | 1: ON                                               |
|     |               |                                                     |
|     |               | Can be changed on-the-fly.                          |

## 16.73 FS\_SEL\_AUX1

Name: FS\_SEL\_AUX1 Address: 85 (55h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK



| 2:0 | ACCEL_AUX1_FS_SEL | Full scale select for accelerometer AUX1 interface output 000: ±32g 001: ±16g 010: ±8g 011: ±4g 100: ±2g 101: Reserved 110: Reserved 111: Reserved |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                   | Can be changed on-the-fly.                                                                                                                         |

## 16.74 INT2\_CONFIG0

Name: INT2\_CONFIGO Address: 86 (56h) Serial IF: R/W Reset value: 0x80 Clock Domain: MCLK

| Clock | k Domain: MCLK                  |                                                                                                                                                                                  |  |
|-------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                            | FUNCTION                                                                                                                                                                         |  |
| 7     | INT2_STATUS_EN_RESET_<br>DONE   | Enable interrupt status bit to flag the occurrence of Reset Done event on INT2  O: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI or AUX1 interface.     |  |
| 6     | INT2_STATUS_EN_AUX1_A<br>GC_RDY | Enable interrupt status bit to flag the occurrence of AUX1 AGC Ready event on INT2  0: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI or AUX1 interface. |  |
| 5     | INT2_STATUS_EN_AP_AGC<br>_RDY   | Enable interrupt status bit to flag the occurrence of UI AGC Ready event on INT2  0: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI or AUX1 interface.   |  |
| 4     | INT2_STATUS_EN_AP_FSY<br>NC     | Enable interrupt status bit to flag the occurrence of UI FSYNC event on INT2  0: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI or AUX1 interface.       |  |
| 3     | INT2_STATUS_EN_AUX1_D<br>RDY    | Enable interrupt status bit to flag the occurrence of AUX1 Data Ready event on INT2  O: Disable interrupt.  1: Enable interrupt.                                                 |  |



|   |                          | Setting can be changed by UI or AUX1 interface.                                   |
|---|--------------------------|-----------------------------------------------------------------------------------|
|   |                          | Enable interrupt status bit to flag the occurrence of UI Data Ready event on INT2 |
| 2 | INT2_STATUS_EN_DRDY      | 0: Disable interrupt.                                                             |
|   |                          | 1: Enable interrupt.                                                              |
|   |                          | Setting can be changed by UI or AUX1 interface.                                   |
|   |                          | Enable interrupt status bit to flag the occurrence of FIFO count ≥ FIFO           |
|   |                          | threshold event on INT2                                                           |
| 1 | INT2_STATUS_EN_FIFO_TH S | 0: Disable interrupt.                                                             |
|   |                          | 1: Enable interrupt.                                                              |
|   |                          | Setting can be changed by UI or AUX1 interface.                                   |
| _ | _                        | Enable interrupt status bit to flag the occurrence of FIFO full event on INT2     |
| 0 | INT2_STATUS_EN_FIFO_FU   | 0: Disable interrupt.                                                             |
|   | LL                       | 1: Enable interrupt.                                                              |
|   |                          | Setting can be changed by UI or AUX1 interface.                                   |



## **16.75 INT2\_CONFIG1**

Name: INT2\_CONFIG1 Address: 87 (57h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| Clock | k Domain: MCLK                   |                                                                                                                                                                                                                  |  |
|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                             | FUNCTION                                                                                                                                                                                                         |  |
| 7     | -                                | Reserved                                                                                                                                                                                                         |  |
| 6     | INT2_STATUS_EN_APEX_E<br>VENT    | Enable interrupt status bit to flag the occurrence of APEX event on INT2  0: Disable interrupt.  1: Enable interrupt.                                                                                            |  |
|       |                                  | Setting can be changed by UI interface.                                                                                                                                                                          |  |
|       |                                  | Enable interrupt status bit to flag the completion of I <sup>2</sup> C master event on INT2                                                                                                                      |  |
| 5     | INT2_STATUS_EN_I2CM_D<br>ONE     | 0: Disable interrupt. 1: Enable interrupt.                                                                                                                                                                       |  |
|       |                                  | Setting can be changed by UI interface.                                                                                                                                                                          |  |
|       |                                  | Enable interrupt status bit to flag the occurrence of I3C Protocol Error event on INT2                                                                                                                           |  |
| 4     | INT2_STATUS_EN_I3C_PRO TOCOL_ERR | 0: Disable interrupt. 1: Enable interrupt.                                                                                                                                                                       |  |
| 3     | INT2_STATUS_EN_WOM_Z             | Setting can be changed by UI interface.  Enable interrupt status bit to flag the occurrence of WOM on Z-axis event on INT2  O: Disable interrupt.  1: Enable interrupt.  Setting can be changed by UI interface. |  |
| 2     | INT2_STATUS_EN_WOM_Y             | Enable interrupt status bit to flag the occurrence of WOM on Y-axis event on INT2  0: Disable interrupt. 1: Enable interrupt. Setting can be changed by UI interface.                                            |  |
| 1     | INT2_STATUS_EN_WOM_X             | Enable interrupt status bit to flag the occurrence of WOM on X-axis event on INT2  0: Disable interrupt. 1: Enable interrupt.                                                                                    |  |
| 0     | INT2_STATUS_EN_PLL_RDY           | Setting can be changed by UI interface.  Enable interrupt status bit to flag the occurrence of PLL Ready event on INT2                                                                                           |  |
|       | INVIZ_SIATOS_LIN_FLL_NDT         | 0: Disable interrupt.                                                                                                                                                                                            |  |



|  | 1: Enable interrupt.                    |
|--|-----------------------------------------|
|  | Setting can be changed by UI interface. |

## 16.76 INT2\_CONFIG2

Name: INT2\_CONFIG2 Address: 88 (58h) Serial IF: R/W Reset value: 0x04 Clock Domain: MCLK

| Clock | Domain: MCLK  |                                                                             |
|-------|---------------|-----------------------------------------------------------------------------|
| BIT   | NAME          | FUNCTION                                                                    |
| 7:3   | -             | Reserved                                                                    |
|       |               | Sets INT2 to open-drain or push-pull                                        |
| 2     | INT2 DRIVE    |                                                                             |
| -     | IIVIZ_DITIVE  | 0: Push-pull                                                                |
|       |               | 1: Open-drain                                                               |
|       |               | INT2 interrupt mode                                                         |
|       |               |                                                                             |
|       | INT2_MODE     | 0: Pulse mode                                                               |
| 1     |               | 1: Latch mode                                                               |
|       |               |                                                                             |
|       |               | Setting can be changed only when all interrupts of the corresponding serial |
|       |               | interface are disabled                                                      |
|       |               | INT2 interrupt polarity                                                     |
|       |               |                                                                             |
| 0     | INT2_POLARITY | 0: Active low                                                               |
|       |               | 1: Active high                                                              |
|       |               |                                                                             |
|       |               | Setting can be changed only when all interrupts of the corresponding serial |
|       |               | interface are disabled                                                      |



## 16.77 INT2\_STATUS0

Name: INT2\_STATUS0 Address: 89 (59h) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

|          | NAME NAME              | FUNCTION                                                          |
|----------|------------------------|-------------------------------------------------------------------|
| BIT      | NAME                   | FUNCTION                                                          |
|          |                        | Flags the occurrence of Reset Done event on INT2                  |
| 7        | INT2_STATUS_RESET_DON  |                                                                   |
| <b>'</b> | E                      | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of AUX1 AGC Ready event on INT2              |
| 6        | INT2_STATUS_AUX1_AGC_  |                                                                   |
| 0        | RDY                    | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of UI AGC Ready event on INT2                |
| 5        | INT2_STATUS_AP_AGC_RD  |                                                                   |
| ) 3      | Y                      | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of UI FSYNC event on INT2                    |
|          | INITA STATUS AD ESVAIS |                                                                   |
| 4        | INT2_STATUS_AP_FSYNC   | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of AUX1 Data Ready event on INT2             |
|          |                        | ,                                                                 |
| 3        | INT2_STATUS_AUX1_DRDY  | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of UI Data Ready event on INT2               |
|          |                        | .,,                                                               |
| 2        | INT2_STATUS_DRDY       | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of FIFO count ≥ FIFO threshold event on INT2 |
|          |                        |                                                                   |
| 1        | INT2_STATUS_FIFO_THS   | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | Flags the occurrence of FIFO full event on INT2                   |
|          |                        | That the occurrence of the ordin event of histz                   |
| 0        | INT2_STATUS_FIFO_FULL  | 0: Interrupt did not occur                                        |
|          |                        | 1: Interrupt occurred                                             |
|          |                        | 1. Interrupt occurred                                             |



## 16.78 INT2\_STATUS1

Name: INT2\_STATUS1 Address: 90 (5Ah) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

|     | NAME                   | FUNCTION                                                               |
|-----|------------------------|------------------------------------------------------------------------|
| BIT | NAME                   | FUNCTION                                                               |
| 7   | -                      | Reserved                                                               |
|     |                        | Flags the occurrence of APEX event on INT2                             |
| 6   | INT2_STATUS_APEX_EVEN  |                                                                        |
|     | Т                      | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of I <sup>2</sup> C Master Done event on INT2     |
| _   | INTO CTATUS IDENA DONE |                                                                        |
| 5   | INT2_STATUS_I2CM_DONE  | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of I3C <sup>SM</sup> Protocol Error event on INT2 |
|     | INT2_STATUS_I3C_PROTO  |                                                                        |
| 4   | COL ERR                | 0: Interrupt did not occur                                             |
|     | _                      | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of Z-axis WOM event on INT2                       |
| _   |                        |                                                                        |
| 3   | INT2_STATUS_WOM_Z      | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of Y-axis WOM event on INT2                       |
|     |                        |                                                                        |
| 2   | INT2_STATUS_WOM_Y      | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of X-axis WOM event on INT2                       |
|     |                        |                                                                        |
| 1   | INT2_STATUS_WOM_X      | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | Flags the occurrence of PLL Ready event on INT2                        |
|     |                        | Trubs the occurrence of the newly event of five                        |
| 0   | INT2_STATUS_PLL_RDY    | 0: Interrupt did not occur                                             |
|     |                        | 1: Interrupt occurred                                                  |
|     |                        | 1. Interrupt occurred                                                  |

#### 16.79 WHO\_AM\_I

Name: WHO\_AM\_I Address: 114 (72h) Serial IF: R Reset value: 0xE9 Clock Domain: ALL

| CIOCK | Clock Domain. ALL |                                                             |  |
|-------|-------------------|-------------------------------------------------------------|--|
| BIT   | NAME              | FUNCTION                                                    |  |
| 7:0   | WHOAMI            | Register to indicate to user which device is being accessed |  |

#### **Description:**

This register is used to verify the identity of the device. The contents of WHOAMI is an 8-bit device ID. The default value of the register is 0xE9. This is different from the  $I^2C$  address of the device as seen on the slave  $I^2C$  controller by the applications processor.



## 16.80 REG\_HOST\_MSG

Name: REG\_HOST\_MSG Address: 115 (73h) Serial IF: R/W Reset value: 0x00 Clock Domain: SCLK

| BIT | NAME              | FUNCTION                                                                                                |
|-----|-------------------|---------------------------------------------------------------------------------------------------------|
| 7:6 | -                 | Reserved                                                                                                |
| 5   | EDMP_ON_DEMAND_EN | When set, a trigger will be sent which will cause the eDMP to run once. It is automatically reset to 0. |
| 4:1 | -                 | Reserved                                                                                                |
| 0   | TESTOPENABLE      | 1: Enable test operation                                                                                |

## 16.81 IREG\_ADDR\_15\_8

Name: IREG\_ADDR\_15\_8 Address: 124 (7Ch) Serial IF: R/W Reset value: 0xAF Clock Domain: SCLK

| BIT | NAME           | FUNCTION                                                                                                                    |
|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------|
| 7:0 | IREG_ADDR_15_8 | Address bit[15:8] of the 16-bit indirect address for assessing indirect access registers (IREG)  Can be changed on-the-fly. |

## 16.82 IREG\_ADDR\_7\_0

Name: IREG\_ADDR\_7\_0 Address: 125 (7Dh) Serial IF: R/W Reset value: 0x06 Clock Domain: SCLK

| BIT | NAME          | FUNCTION                                                                                       |  |
|-----|---------------|------------------------------------------------------------------------------------------------|--|
| 7:0 | IREG_ADDR_7_0 | Address bit[7:0] of the 16-bit indirect address for assessing indirect access registers (IREG) |  |
|     |               | Can be changed on-the-fly.                                                                     |  |

#### 16.83 IREG\_DATA

Name: IREG\_DATA Address: 126 (7Eh) Serial IF: R/W Reset value: 0x02 Clock Domain: SCLK

| BIT | NAME      | FUNCTION                                                                  |
|-----|-----------|---------------------------------------------------------------------------|
| 7:0 | IREG_DATA | Register for indirect access registers (IREG) data read/write operations. |
|     |           | Can be changed on-the-fly.                                                |



## 16.84 REG\_MISC2

Name: REG\_MISC2 Address: 127 (7Fh) Serial IF: R/W Reset value: 0x01 Clock Domain: SCLK

| CIOCK | CK Domain. Seek |                                                                                                                                                                                                                                                  |
|-------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME            | FUNCTION                                                                                                                                                                                                                                         |
| 7:2   | -               | Reserved                                                                                                                                                                                                                                         |
| 1     | SOFT_RST        | <ul><li>0: Soft reset not enabled.</li><li>1: Triggers soft reset operation. The programmed value of 1 is self-cleared to</li><li>0 upon completion of soft reset operation.</li></ul>                                                           |
|       |                 | Can be changed on-the-fly.                                                                                                                                                                                                                       |
| 0     | IREG_DONE       | <ul><li>0: Indicates that an indirect register access operation is in progress. No new indirect register access should be triggered.</li><li>1: Indirect register access has completed. New indirect register access can be triggered.</li></ul> |



# 17 USER BANK IMEM\_SRAM REGISTER MAP - DESCRIPTIONS

This section describes the function and contents of each register within user bank IMEM\_SRAM. The registers described in this section are indirect access registers. Section 13 describes the procedure for accessing indirect access registers.

#### 17.1 IMEM\_SRAM\_REG\_0

Name: IMEM\_SRAM\_REG\_0

Address: 00 (00h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                                                     |
|-----|--------------------|----------------------------------------------------------------------------------------------|
| 7:0 | GYRO_X_STR_FT[7:0] | Self-test response for gyro X-axis. Units are in kdps. Full scale is 0.5kdps, LSB is 30mdps. |

### 17.2 IMEM\_SRAM\_REG\_1

Name: IMEM\_SRAM\_REG\_1

Address: 01 (01h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                                     |
|-----|---------------------|----------------------------------------------------------------------------------------------|
| 7:0 | GYRO_X_STR_FT[15:8] | Self-test response for gyro X-axis. Units are in kdps. Full scale is 0.5kdps, LSB is 30mdps. |

#### 17.3 IMEM\_SRAM\_REG\_2

Name: IMEM\_SRAM\_REG\_2

Address: 02 (02h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                                          |
|-----|--------------------|-----------------------------------------------------------------------------------|
| 7:0 | GYRO Y STR FT[7:0] | Self-test response for gyro Y-axis. Units are in kdps. Full scale is 0.5kdps, LSB |
|     |                    | is 30mdps.                                                                        |

#### 17.4 IMEM\_SRAM\_REG\_3

Name: IMEM\_SRAM\_REG\_3

Address: 03 (03h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                | FUNCTION                                                                                     |
|-----|---------------------|----------------------------------------------------------------------------------------------|
| 7:0 | GYRO_Y_STR_FT[15:8] | Self-test response for gyro Y-axis. Units are in kdps. Full scale is 0.5kdps, LSB is 30mdps. |



#### 17.5 IMEM\_SRAM\_REG\_4

Name: IMEM\_SRAM\_REG\_4

Address: 04 (04h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                                                     |
|-----|--------------------|----------------------------------------------------------------------------------------------|
| 7:0 | GYRO_Z_STR_FT[7:0] | Self-test response for gyro Z-axis. Units are in kdps. Full scale is 0.5kdps, LSB is 30mdps. |

#### 17.6 IMEM\_SRAM\_REG\_5

Name: IMEM\_SRAM\_REG\_5

Address: 05 (05h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                          |
|-----|---------------------|-----------------------------------------------------------------------------------|
| 7:0 | GYRO_Z_STR_FT[15:8] | Self-test response for gyro Z-axis. Units are in kdps. Full scale is 0.5kdps, LSB |
|     |                     | is 30mdps.                                                                        |

#### 17.7 IMEM\_SRAM\_REG\_6

Name: IMEM\_SRAM\_REG\_6

Address: 06 (06h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                         | FUNCTION                                                                                        |
|-----|------------------------------|-------------------------------------------------------------------------------------------------|
| 7:0 | GYRO_X_CMOS_GAIN_FT[<br>7:0] | Gyro X-axis gain measurement result. Units are in kdps. FSR is 500 dps, resolution is 122 mdps. |

#### 17.8 IMEM\_SRAM\_REG\_7

Name: IMEM\_SRAM\_REG\_7

Address: 07 (07h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                          | FUNCTION                                                                                        |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------|
| 7:4 | -                             | Reserved                                                                                        |
| 3:0 | GYRO_X_CMOS_GAIN_FT[<br>11:8] | Gyro X-axis gain measurement result. Units are in kdps. FSR is 500 dps, resolution is 122 mdps. |



#### 17.9 IMEM\_SRAM\_REG\_8

Name: IMEM\_SRAM\_REG\_8

Address: 08 (08h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                |
|-----|----------------------|-------------------------------------------------------------------------|
| 7:0 | GYRO_Y_CMOS_GAIN_FT[ | Gyro Y-axis gain measurement result. Units are in kdps. FSR is 500 dps, |
| 7.0 | 7:0]                 | resolution is 122 mdps.                                                 |

#### 17.10 IMEM\_SRAM\_REG\_9

Name: IMEM\_SRAM\_REG\_9

Address: 09 (09h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                       | FUNCTION                                                                                        |
|-----|----------------------------|-------------------------------------------------------------------------------------------------|
| 7:4 | -                          | Reserved                                                                                        |
| 3:0 | GYRO_Y_CMOS_GAIN_FT [11:8] | Gyro Y-axis gain measurement result. Units are in kdps. FSR is 500 dps, resolution is 122 mdps. |

#### 17.11 IMEM\_SRAM\_REG\_10

Name: IMEM\_SRAM\_REG\_10

Address: 10 (0Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                |
|-----|----------------------|-------------------------------------------------------------------------|
| 7:0 | GYRO_Z_CMOS_GAIN_FT[ | Gyro Z-axis gain measurement result. Units are in kdps. FSR is 500 dps, |
|     | 7:0]                 | resolution is 122 mdps.                                                 |

#### 17.12 IMEM\_SRAM\_REG\_11

Name: IMEM\_SRAM\_REG\_11

Address: 11 (0Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                       | FUNCTION                                                                                        |
|-----|----------------------------|-------------------------------------------------------------------------------------------------|
| 7:4 | -                          | Reserved                                                                                        |
| 3:0 | GYRO_Z_CMOS_GAIN_FT [11:8] | Gyro Z-axis gain measurement result. Units are in kdps. FSR is 500 dps, resolution is 122 mdps. |



## 17.13 IMEM\_SRAM\_REG\_56

Name: IMEM\_SRAM\_REG\_56

Address: 56 (38h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                      |
|-----|------------------|---------------------------------------------------------------|
|     |                  | Averaging time used to perform self-test (ST_AVG_TIME[2:1] in |
|     |                  | IMEM_SRAM_REG_57)                                             |
|     |                  | 000: 10ms                                                     |
| 7   | ST AVG TIME[0]   | 001: 20ms                                                     |
| '   | SI_AVG_TIIVIE[U] | 010: 40ms                                                     |
|     |                  | 011: 80ms                                                     |
|     |                  | 100: 160ms                                                    |
|     |                  | 101: 320ms                                                    |
|     |                  | Rest: Reserved                                                |
| 6:3 | -                | Reserved                                                      |
| 2   | ST_GYRO_EN       | 1: Enable gyro self-test operation                            |
| 1   | ST_ACCEL_EN      | 1: Enable accel self-test operation                           |
| 0   | STC_INIT_EN      | 1: Initializes self-test parameters                           |

## 17.14 IMEM\_SRAM\_REG\_57

Name: IMEM\_SRAM\_REG\_57

Address: 57 (39h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME           | FUNCTION                                                    |
|-----|----------------|-------------------------------------------------------------|
|     |                | Tolerance between factory trim and gyro self-test response  |
|     |                | 000: 5%                                                     |
|     |                | 001: 10%                                                    |
| 7.5 | ST CVDO LIMIT  | 010: 15%                                                    |
| 7:5 | ST_GYRO_LIMIT  | 011: 20%                                                    |
|     |                | 100: 25%                                                    |
|     |                | 101: 30%                                                    |
|     |                | 110: 40%                                                    |
|     |                | 111: 50%                                                    |
|     |                | Tolerance between factory trim and accel self-test response |
|     | ST_ACCEL_LIMIT |                                                             |
|     |                | 000: 5%                                                     |
|     |                | 001: 10%                                                    |
| 4:2 |                | 010: 15%                                                    |
| 4.2 |                | 011: 20%                                                    |
|     |                | 100: 25%                                                    |
|     |                | 101: 30%                                                    |
|     |                | 110: 40%                                                    |
|     |                | 111: 50%                                                    |



|     |                  | Averaging time used to perform self-test (ST_AVG_TIME[0] in IMEM_SRAM_REG_56) |
|-----|------------------|-------------------------------------------------------------------------------|
|     |                  | 000: 10ms<br>001: 20ms                                                        |
| 1:0 | ST_AVG_TIME[2:1] | 010: 40ms                                                                     |
|     |                  | 011: 80ms                                                                     |
|     |                  | 100: 160ms                                                                    |
|     |                  | 101: 320ms                                                                    |
|     |                  | Rest: Reserved                                                                |

### 17.15 IMEM\_SRAM\_REG\_64

Name: IMEM\_SRAM\_REG\_64

Address: 64 (40h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME        | FUNCTION                                                                      |
|-----|-------------|-------------------------------------------------------------------------------|
| 7:0 | ST DEBUG EN | Debug capability of self-test feature. Must be set to 0 whenever self-test is |
|     |             | requested.                                                                    |

# 17.16 IMEM\_SRAM\_REG\_68

Name: IMEM\_SRAM\_REG\_68

Address: 68 (44h) Serial IF: R

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME       | FUNCTION                         |
|-----|------------|----------------------------------|
|     |            | Self-test status (gyro or accel) |
| 7:6 | ST STATUS  | 00: Done                         |
| 7.0 | 31_317103  | 01: In Progress                  |
|     |            | 10: Error                        |
|     |            | 11: Reserved                     |
| 5   | GZ_ST_PASS | 1: Gyro Z-axis self-test passed  |
| 4   | GY_ST_PASS | 1: Gyro Y-axis self-test passed  |
| 3   | GX_ST_PASS | 1: Gyro X-axis self-test passed  |
| 2   | AZ_ST_PASS | 1: Accel Z-axis self-test passed |
| 1   | AY_ST_PASS | 1: Accel Y-axis self-test passed |
| 0   | AX_ST_PASS | 1: Accel X-axis self-test passed |



#### 17.17 IMEM\_SRAM\_REG\_92

Name: IMEM\_SRAM\_REG\_92

Address: 92 (5Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                     |
|-----|---------------|------------------------------------------------------------------------------|
|     | QUAT_RESET_EN | Set 1 to force reset 3-axis quaternion when next tilt reset is done. This is |
| 7:0 |               | applicable only if TILT_RESET_EN is also set to 1.                           |
| 7.0 |               | Range: [0 – 1]                                                               |
|     |               | Default: 0                                                                   |

#### 17.18 IMEM\_SRAM\_REG\_96

Name: IMEM\_SRAM\_REG\_96

Address: 96 (60h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                  |
|-----|------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GX[7:0] | Gyro measurements for X-axis in s32.16 for gyro self-test |

# 17.19 IMEM\_SRAM\_REG\_97

Name: IMEM\_SRAM\_REG\_97

Address: 97 (61h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| 0.00. |                   |                                                           |
|-------|-------------------|-----------------------------------------------------------|
| BIT   | NAME              | FUNCTION                                                  |
| 7:0   | STC_GAIN_GX[15:8] | Gyro measurements for X-axis in s32.16 for gyro self-test |

#### 17.20 IMEM\_SRAM\_REG\_98

Name: IMEM\_SRAM\_REG\_98

Address: 98 (62h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME               | FUNCTION                                                  |
|-----|--------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GX[23:16] | Gyro measurements for X-axis in s32.16 for gyro self-test |



#### 17.21 IMEM\_SRAM\_REG\_99

Name: IMEM\_SRAM\_REG\_99

Address: 99 (63h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                  |
|-----|--------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GX[31:24] | Gyro measurements for X-axis in s32.16 for gyro self-test |

#### 17.22 IMEM\_SRAM\_REG\_100

Name: IMEM\_SRAM\_REG\_100

Address: 100 (64h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                  |
|-----|------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GY[7:0] | Gyro measurements for Y-axis in s32.16 for gyro self-test |

#### 17.23 IMEM\_SRAM\_REG\_101

Name: IMEM\_SRAM\_REG\_101

Address: 101 (65h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                  |
|-----|-------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GY[15:8] | Gyro measurements for Y-axis in s32.16 for gyro self-test |

#### 17.24 IMEM\_SRAM\_REG\_102

Name: IMEM\_SRAM\_REG\_102

Address: 102 (66h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                  |
|-----|--------------------|-----------------------------------------------------------|
| 7:0 | STC GAIN GY[23:16] | Gyro measurements for Y-axis in s32.16 for gyro self-test |

#### 17.25 IMEM\_SRAM\_REG\_103

Name: IMEM\_SRAM\_REG\_103

Address: 103 (67h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME               | FUNCTION                                                  |
|-----|--------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GY[31:24] | Gyro measurements for Y-axis in s32.16 for gyro self-test |



#### 17.26 IMEM\_SRAM\_REG\_104

Name: IMEM\_SRAM\_REG\_104

Address: 104 (68h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                  |
|-----|------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GZ[7:0] | Gyro measurements for Z-axis in s32.16 for gyro self-test |

#### 17.27 IMEM\_SRAM\_REG\_105

Name: IMEM\_SRAM\_REG\_105

Address: 105 (69h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                  |
|-----|-------------------|-----------------------------------------------------------|
| 7:0 | STC_GAIN_GZ[15:8] | Gyro measurements for Z-axis in s32.16 for gyro self-test |

#### 17.28 IMEM\_SRAM\_REG\_106

Name: IMEM\_SRAM\_REG\_106

Address: 106 (6Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

|   | BIT | NAME               | FUNCTION                                                  |
|---|-----|--------------------|-----------------------------------------------------------|
| Ī | 7:0 | STC_GAIN_GZ[23:16] | Gyro measurements for Z-axis in s32.16 for gyro self-test |

#### 17.29 IMEM\_SRAM\_REG\_107

Name: IMEM\_SRAM\_REG\_107

Address: 107 (6Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

|   | BIT | NAME               | FUNCTION                                                  |
|---|-----|--------------------|-----------------------------------------------------------|
| Ī | 7:0 | STC GAIN GZ[31:24] | Gyro measurements for Z-axis in s32.16 for gyro self-test |



#### 17.30 IMEM\_SRAM\_REG\_136

Name: IMEM\_SRAM\_REG\_136

Address: 136 (88h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT                       | NAME                                                                        | FUNCTION                                                 |
|---------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------|
| 7:0 FF_DURATION_BUF1[7:0] | Duration of the freefall in number of samples. Filled in alternatively with |                                                          |
|                           | FF_DURATION_BUF1[7:0]                                                       | FF_DURATION_BUF2.                                        |
|                           |                                                                             | Unit: Number of samples. Freefall duration in seconds is |
|                           |                                                                             | FF_DURATION_BUF1 / ACCEL_ODR (in Hz)                     |

#### 17.31 IMEM\_SRAM\_REG\_137

Name: IMEM\_SRAM\_REG\_137

Address: 137 (89h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                                    |
|-----|------------------------|-----------------------------------------------------------------------------|
|     |                        | Duration of the freefall in number of samples. Filled in alternatively with |
| 7:0 | FF_DURATION_BUF1[15:8] | FF_DURATION_BUF2.                                                           |
| 7.0 |                        | Unit: Number of samples. Freefall duration in seconds is                    |
|     |                        | FF_DURATION_BUF1 / ACCEL_ODR (in Hz)                                        |

#### 17.32 IMEM\_SRAM\_REG\_138

Name: IMEM\_SRAM\_REG\_138

Address: 138 (8Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                    |
|-----|-----------------------|-----------------------------------------------------------------------------|
| 7:0 | FF_DURATION_BUF2[7:0] | Duration of the freefall in number of samples. Filled in alternatively with |
|     |                       | FF_DURATION_BUF1.                                                           |
|     |                       | Unit: Number of samples. Freefall duration in seconds is                    |
|     |                       | FF_DURATION_BUF2 / ACCEL_ODR (in Hz)                                        |

### 17.33 IMEM\_SRAM\_REG\_139

Name: IMEM\_SRAM\_REG\_139

Address: 139 (8Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT                        | NAME                                                                        | FUNCTION                                                 |
|----------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------|
| 7:0 FF_DURATION_BUF2[15:8] | Duration of the freefall in number of samples. Filled in alternatively with |                                                          |
|                            | FF_DURATION_BUF2[15:8]                                                      | FF_DURATION_BUF1.                                        |
|                            |                                                                             | Unit: Number of samples. Freefall duration in seconds is |
|                            |                                                                             | FF_DURATION_BUF2 / ACCEL_ODR (in Hz)                     |



#### 17.34 IMEM\_SRAM\_REG\_141

Name: IMEM\_SRAM\_REG\_141

Address: 141 (8Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME    | FUNCTION                                |
|-----|---------|-----------------------------------------|
| 7:0 | TAP_NUM | Type of the last reported TAP event:    |
|     |         | 0: no tap, 1: single tap, 2: double tap |

#### 17.35 IMEM\_SRAM\_REG\_142

Name: IMEM\_SRAM\_REG\_142

Address: 142 (8Eh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                              |
|-----|----------|-----------------------------------------------------------------------|
| 7:0 | TAP_AXIS | Indicates the axis of the tap in the device frame 0: AX, 1: AY, 2: AZ |

#### 17.36 IMEM\_SRAM\_REG\_143

Name: IMEM\_SRAM\_REG\_143

Address: 143 (8Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME    | FUNCTION                                               |
|-----|---------|--------------------------------------------------------|
| 7:0 | TAP_DIR | Indicates the direction of the tap in the device frame |
| 7:0 |         | 0: Positive, 1: Negative                               |

### 17.37 IMEM\_SRAM\_REG\_144

Name: IMEM\_SRAM\_REG\_144

Address: 144 (90h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME              | FUNCTION                                                                                                                                                                                                                                 |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DOUBLE_TAP_TIMING | Indicate in case of double tap, the sample count between the 2 detected pulses In case of double tap, indicates the sample count between the two detected pulses. Double tap timing in seconds is DOUBLE_TAP_TIMING / ACCEL_ODR (in Hz). |



#### 17.38 IMEM\_SRAM\_REG\_146

Name: IMEM\_SRAM\_REG\_146

Address: 146 (92h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                      |
|-----|---------------|-------------------------------------------------------------------------------|
| 7:0 | TILT_RESET_EN | Set 1 to reset tilt prior to any further tilt processing on next sensor data. |
|     |               | Range: [0 - 1]                                                                |
|     |               | Default: 0                                                                    |

### 17.39 IMEM\_SRAM\_REG\_154

Name: IMEM\_SRAM\_REG\_154

Address: 154 (9Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                       | FUNCTION                                                                     |
|-----|----------------------------|------------------------------------------------------------------------------|
| 7:0 | 7:0 PED_STEP_CNT_BUF1[7:0] | Number of steps done since the last init of the pedometer feature. Filled in |
| 7:0 |                            | alternatively with PED_STEP_CNT_BUF2. Unit: number of steps                  |

# 17.40 IMEM\_SRAM\_REG\_155

Name: IMEM\_SRAM\_REG\_155

Address: 155 (9Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                                     |
|-----|------------------------|------------------------------------------------------------------------------|
| 7:0 | PED_STEP_CNT_BUF1[15:8 | Number of steps done since the last init of the pedometer feature. Filled in |
| 7.0 | ]                      | alternatively with PED_STEP_CNT_BUF2. Unit: number of steps                  |

#### 17.41 IMEM\_SRAM\_REG\_156

Name: IMEM\_SRAM\_REG\_156

Address: 156 (9Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME                       | FUNCTION                                                                     |
|-----|----------------------------|------------------------------------------------------------------------------|
| 7.0 | 7:0 PED_STEP_CNT_BUF2[7:0] | Number of steps done since the last init of the pedometer feature. Filled in |
| 7.0 |                            | alternatively with PED_STEP_CNT_BUF1. Unit: number of steps                  |



#### 17.42 IMEM\_SRAM\_REG\_157

Name: IMEM\_SRAM\_REG\_157

Address: 157 (9Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

|  | BIT | NAME                   | FUNCTION                                                                     |
|--|-----|------------------------|------------------------------------------------------------------------------|
|  | 7:0 | PED_STEP_CNT_BUF2[15:8 | Number of steps done since the last init of the pedometer feature. Filled in |
|  | 7.0 | ]                      | alternatively with PED_STEP_CNT_BUF1. Unit: number of steps                  |

#### 17.43 IMEM\_SRAM\_REG\_159

Name: IMEM\_SRAM\_REG\_159

Address: 159 (9Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                                                                                                            |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_STEP_CADENCE | Instant step cadence measured by the algorithm Unit: 4*number of samples between two consecutive steps. Cadency (step/s) = (ped_step_cadence / 4) / |
|     |                  | (pedometer_ ODR).                                                                                                                                   |

# 17.44 IMEM\_SRAM\_REG\_160

Name: IMEM\_SRAM\_REG\_160

Address: 160 (A0h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                 |
|-----|----------------------|--------------------------------------------------------------------------|
|     |                      | Activity classification of step detected                                 |
| 7:0 | POWER_ACTIVITY_CLASS | 00000000: Unknown<br>00000001: Walk<br>00000010: Run<br>Others: Reserved |

#### 17.45 IMEM\_SRAM\_REG\_182

Name: IMEM SRAM REG 182

Address: 182 (B6h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME            | FUNCTION                                                                             |
|-----|-----------------|--------------------------------------------------------------------------------------|
| 7:0 | ES_RAM_IMAGE_EN | Set 1 to load device specific RAM image for external sensor support, otherwise set 0 |



#### 17.46 IMEM\_SRAM\_REG\_185

Name: IMEM\_SRAM\_REG\_185

Address: 185 (B9h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                       |
|-----|----------------|--------------------------------------------------------------------------------|
| 7:0 | ESO_COMPASS_EN | Set 1 for compass support with es0, for other external sensors with es0, set 0 |

#### 17.47 IMEM\_SRAM\_REG\_186

Name: IMEM\_SRAM\_REG\_186

Address: 186 (BAh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                 |
|-----|---------------|--------------------------------------------------------------------------|
| 7:0 | ES_POWER_MODE | Set 1 for possibility of power savings when APEX features utilization is |
|     |               | minimal. Set 0 when APEX features utilization is at maximum.             |

#### 17.48 IMEM\_SRAM\_REG\_196

Name: IMEM\_SRAM\_REG\_196

Address: 196 (C4h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                                                     |
|-----|----------------------|--------------------------------------------------------------------------------------------------------------|
|     |                      | Time of inactivity after which eDMP goes into power save mode.                                               |
| 7:0 | POWER_SAVE_TIME[7:0] | Units: Time in sample number<br>Range: [0 - 4294967295]<br>Default: 6400 corresponding to 8s for ODR = 800Hz |

#### 17.49 IMEM\_SRAM\_REG\_197

Name: IMEM\_SRAM\_REG\_197

Address: 197 (C5h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                  | FUNCTION                                                       |
|-----|-----------------------|----------------------------------------------------------------|
|     |                       | Time of inactivity after which eDMP goes into power save mode. |
| 7:0 | POWER_SAVE_TIME[15:8] | Units: Time in sample number                                   |
|     |                       | Range: [0 - 4294967295]                                        |
|     |                       | Default: 6400 corresponding to 8s for ODR = 800Hz              |



### 17.50 IMEM\_SRAM\_REG\_198

Name: IMEM SRAM REG 198

Address: 198 (C6h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                                                               |
|-----|------------------------|--------------------------------------------------------------------------------------------------------|
|     |                        | Time of inactivity after which eDMP goes into power save mode.                                         |
| 7:0 | POWER_SAVE_TIME[23:16] | Units: Time in sample number Range: [0 - 4294967295] Default: 6400 corresponding to 8s for ODR = 800Hz |

### 17.51 IMEM\_SRAM\_REG\_199

Name: IMEM\_SRAM\_REG\_199

Address: 199 (C7h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                    | FUNCTION                                                                                               |
|-----|-------------------------|--------------------------------------------------------------------------------------------------------|
|     |                         | Time of inactivity after which eDMP goes into power save mode.                                         |
| 7:0 | POWER_SAVE_TIME[31:24 ] | Units: Time in sample number Range: [0 - 4294967295] Default: 6400 corresponding to 8s for ODR = 800Hz |

### 17.52 IMEM\_SRAM\_REG\_288

Name: IMEM\_SRAM\_REG\_288

Address: 288 (120h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                 | FUNCTION                                                         |
|-----|----------------------|------------------------------------------------------------------|
| 7:0 | FF_MIN_DURATION[7:0] | Minimum freefall duration. Shorter freefalls are ignored.        |
|     |                      | Unit: time in samples number                                     |
|     |                      | Range: [4 - 420]                                                 |
|     |                      | Default: 57 (set for default ODR = 400 Hz, equivalent to 142 ms) |



#### 17.53 IMEM\_SRAM\_REG\_289

Name: IMEM\_SRAM\_REG\_289

Address: 289 (121h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                         |
|-----|-----------------------|------------------------------------------------------------------|
| 7:0 | FF_MIN_DURATION[15:8] | Minimum freefall duration. Shorter freefalls are ignored.        |
|     |                       | Unit: time in samples number                                     |
|     |                       | Range: [4 - 420]                                                 |
|     |                       | Default: 57 (set for default ODR = 400 Hz, equivalent to 142 ms) |

#### 17.54 IMEM\_SRAM\_REG\_290

Name: IMEM\_SRAM\_REG\_290

Address: 290 (122h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                         |
|-----|------------------------|------------------------------------------------------------------|
| 7:0 | FF_MIN_DURATION[23:16] | Minimum freefall duration. Shorter freefalls are ignored.        |
|     |                        | Unit: time in samples number                                     |
| 7.0 |                        | Range: [4 - 420]                                                 |
|     |                        | Default: 57 (set for default ODR = 400 Hz, equivalent to 142 ms) |

### 17.55 IMEM\_SRAM\_REG\_291

Name: IMEM\_SRAM\_REG\_291

Address: 291 (123h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                         |
|-----|------------------------|------------------------------------------------------------------|
| 7:0 | FF_MIN_DURATION[31:24] | Minimum freefall duration. Shorter freefalls are ignored.        |
|     |                        | Unit: time in samples number                                     |
|     |                        | Range: [4 - 420]                                                 |
|     |                        | Default: 57 (set for default ODR = 400 Hz, equivalent to 142 ms) |

#### 17.56 IMEM\_SRAM\_REG\_292

Name: IMEM SRAM REG 292

Address: 292 (124h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                 | FUNCTION                                                          |
|-----|----------------------|-------------------------------------------------------------------|
| 7:0 | FF_MAX_DURATION[7:0] | Maximum freefall duration. Longer freefalls are ignored.          |
|     |                      | Unit: time in samples number                                      |
|     |                      | Range: [12 - 1040]                                                |
|     |                      | Default: 285 (set for default ODR = 400 Hz, equivalent to 712 ms) |



#### 17.57 IMEM\_SRAM\_REG\_293

Name: IMEM\_SRAM\_REG\_293

Address: 293 (125h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                          |
|-----|-----------------------|-------------------------------------------------------------------|
| 7:0 | FF_MAX_DURATION[15:8] | Maximum freefall duration. Longer freefalls are ignored.          |
|     |                       | Unit: time in samples number                                      |
|     |                       | Range: [12 - 1040]                                                |
|     |                       | Default: 285 (set for default ODR = 400 Hz, equivalent to 712 ms) |

#### 17.58 IMEM\_SRAM\_REG\_294

Name: IMEM\_SRAM\_REG\_294

Address: 294 (126h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                          |
|-----|-----------------------|-------------------------------------------------------------------|
| 7:0 |                       | Maximum freefall duration. Longer freefalls are ignored.          |
|     | FF_MAX_DURATION[23:16 | Unit: time in samples number                                      |
|     | ]                     | Range: [12 - 1040]                                                |
|     |                       | Default: 285 (set for default ODR = 400 Hz, equivalent to 712 ms) |

### 17.59 IMEM\_SRAM\_REG\_295

Name: IMEM\_SRAM\_REG\_295

Address: 295 (127h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                          |
|-----|-----------------------|-------------------------------------------------------------------|
| 7:0 |                       | Maximum freefall duration. Longer freefalls are ignored.          |
|     | FF_MAX_DURATION[31:24 | Unit: time in samples number                                      |
|     | ]                     | Range: [12 - 1040]                                                |
|     |                       | Default: 285 (set for default ODR = 400 Hz, equivalent to 712 ms) |

#### 17.60 IMEM\_SRAM\_REG\_296

Name: IMEM SRAM REG 296

Address: 296 (128h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                       | FUNCTION                                                                                                                       |
|-----|----------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | FF_DEBOUNCE_DURATION [7:0] | Period after a freefall is signaled during which a new freefall will not be detected. Prevents false detection due to bounces. |
|     |                            | Unit: time in samples number                                                                                                   |
|     |                            | Range: [75 - 3000]                                                                                                             |
|     |                            | Default: 800 (set for default ODR = 800 Hz, equivalent to 1 s)                                                                 |



### 17.61 IMEM\_SRAM\_REG\_297

Name: IMEM\_SRAM\_REG\_297

Address: 297 (129h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                        | FUNCTION                                                                    |
|-----|-----------------------------|-----------------------------------------------------------------------------|
| 7:0 | FF_DEBOUNCE_DURATION [15:8] | Period after a freefall is signaled during which a new freefall will not be |
|     |                             | detected. Prevents false detection due to bounces.                          |
|     |                             | Unit: time in samples number                                                |
|     |                             | Range: [75 - 3000]                                                          |
|     |                             | Default: 800 (set for default ODR = 800 Hz, equivalent to 1 s)              |

### 17.62 IMEM\_SRAM\_REG\_298

Name: IMEM\_SRAM\_REG\_298

Address: 298 (12Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                         | FUNCTION                                                                                                                                                                                                                                         |
|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | FF_DEBOUNCE_DURATION [23:16] | Period after a freefall is signaled during which a new freefall will not be detected. Prevents false detection due to bounces.  Unit: time in samples number  Range: [75 - 3000]  Default: 800 (set for default ODR = 800 Hz, equivalent to 1 s) |

### 17.63 IMEM\_SRAM\_REG\_299

Name: IMEM\_SRAM\_REG\_299

Address: 299 (12Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| 0.00. | .out Domain Mount            |                                                                             |
|-------|------------------------------|-----------------------------------------------------------------------------|
| BIT   | NAME                         | FUNCTION                                                                    |
|       | FF_DEBOUNCE_DURATION [31:24] | Period after a freefall is signaled during which a new freefall will not be |
|       |                              | detected. Prevents false detection due to bounces.                          |
| 7:0   |                              | Unit: time in samples number                                                |
|       |                              | Range: [75 - 3000]                                                          |
|       |                              | Default: 800 (set for default ODR = 800 Hz, equivalent to 1 s)              |



#### 17.64 IMEM\_SRAM\_REG\_304

Name: IMEM\_SRAM\_REG\_304

Address: 304 (130h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                         |
|-----|--------------------|------------------------------------------------------------------|
| 7:0 | HIGHG_PEAK_TH[7:0] | Threshold for accel values above which high-g state is detected. |
|     |                    | Unit: g in q12                                                   |
|     |                    | Range: [1024 - 32768]                                            |
|     |                    | Default: 29696                                                   |

#### 17.65 IMEM\_SRAM\_REG\_305

Name: IMEM\_SRAM\_REG\_305

Address: 305 (131h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                                                             |
|-----|---------------------|----------------------------------------------------------------------------------------------------------------------|
| 7:0 | HIGHG_PEAK_TH[15:8] | Threshold for accel values above which high-g state is detected. Unit: g in q12 Range: [1024 - 32768] Default: 29696 |

#### 17.66 IMEM SRAM REG 306

Name: IMEM\_SRAM\_REG\_306

Address: 306 (132h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                   | FUNCTION                                                                                                                  |
|-----|------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 7:0 | HIGHG_PEAK_TH_HYST[7:0 | Hysteresis value subtracted from the high-g threshold after exceeding it. Unit: g in q12 Range: [128 - 1024] Default: 640 |

### 17.67 IMEM\_SRAM\_REG\_307

Name: IMEM\_SRAM\_REG\_307

Address: 307 (133h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME                   | FUNCTION                                                                  |
|-----|------------------------|---------------------------------------------------------------------------|
| 7:0 | HIGHG_PEAK_TH_HYST[15: | Hysteresis value subtracted from the high-g threshold after exceeding it. |
|     | 8]                     | Range: [128 - 1024]                                                       |
|     |                        | Default: 640                                                              |



#### 17.68 IMEM\_SRAM\_REG\_308

Name: IMEM\_SRAM\_REG\_308

Address: 308 (134h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                         |
|-----|--------------------|------------------------------------------------------------------|
| 7:0 | HIGHG_TIME_TH[7:0] | Threshold for accel values above which high-g state is detected. |
|     |                    | Unit: time in samples number                                     |
|     |                    | Range: [1-300]                                                   |
|     |                    | Default: 1 (set for default ODR = 800 Hz, equivalent to 1.25 ms) |

#### 17.69 IMEM\_SRAM\_REG\_309

Name: IMEM\_SRAM\_REG\_309

Address: 309 (135h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                                                                                                                      |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | HIGHG_TIME_TH[15:8] | Threshold for accel values above which high-g state is detected. Unit: time in samples number Range: [1-300] Default: 1 (set for default ODR = 800 Hz, equivalent to 1.25 ms) |

### 17.70 IMEM\_SRAM\_REG\_316

Name: IMEM\_SRAM\_REG\_316

Address: 316 (13Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                                                                         |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------|
| 7:0 | LOWG_PEAK_TH[7:0] | Threshold for accel values below which low-g state is detected. Unit: g in q12 Range: [128 - 4096] Default: 2048 |

### 17.71 IMEM\_SRAM\_REG\_317

Name: IMEM\_SRAM\_REG\_317

Address: 317 (13Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME               | FUNCTION                                                                                                         |
|-----|--------------------|------------------------------------------------------------------------------------------------------------------|
| 7:0 | LOWG_PEAK_TH[15:8] | Threshold for accel values below which low-g state is detected. Unit: g in q12 Range: [128 - 4096] Default: 2048 |



#### 17.72 IMEM\_SRAM\_REG\_318

Name: IMEM\_SRAM\_REG\_318

Address: 318 (13Eh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                          |
|-----|-----------------------|-------------------------------------------------------------------|
| 7:0 |                       | Hysteresis value added to the low-g threshold after exceeding it. |
|     | LOWG_PEAK_TH_HYST[7:0 | Unit: g in q12                                                    |
|     | ]                     | Range: [128 - 1024]                                               |
|     |                       | Default: 128                                                      |

#### 17.73 IMEM\_SRAM\_REG\_319

Name: IMEM\_SRAM\_REG\_319

Address: 319 (13Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | Γ NAME                | FUNCTION                                                          |
|-----|-----------------------|-------------------------------------------------------------------|
| 7:0 |                       | Hysteresis value added to the low-g threshold after exceeding it. |
|     | LOWG_PEAK_TH_HYST[15: | Unit: g in q12                                                    |
|     | '   8]                | Range: [128 - 1024]                                               |
|     |                       | Default: 128                                                      |

#### 17.74 IMEM\_SRAM\_REG\_320

Name: IMEM\_SRAM\_REG\_320

Address: 320 (140h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                                                                                                                       |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | LOWG_TIME_TH[7:0] | Number of samples required to enter low-g state. Unit: time in samples number Range: [1 - 300] Default: 13 (set for default ODR = 800 Hz, equivalent to 16 ms) |

#### 17.75 IMEM\_SRAM\_REG\_321

Name: IMEM\_SRAM\_REG\_321

Address: 321 (141h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME               | FUNCTION                                                                                       |
|-----|--------------------|------------------------------------------------------------------------------------------------|
| 7:0 | LOWG_TIME_TH[15:8] | Number of samples required to enter low-g state. Unit: time in samples number Range: [1 - 300] |
|     |                    | Default: 13 (set for default ODR = 800 Hz, equivalent to 16 ms)                                |



### 17.76 IMEM\_SRAM\_REG\_392

Name: IMEM\_SRAM\_REG\_392

Address: 392 (188h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                |
|-----|---------------------|-------------------------------------------------------------------------|
|     |                     | Minimum duration for which the device should be tilted before signaling |
|     |                     | event.                                                                  |
| 7:0 | TILT_WAIT_TIME[7:0] | Unit: time in sample number                                             |
|     |                     | Range: [0 - 65536]                                                      |
|     |                     | Default: 200 for ODR = 50Hz, 100 for ODR = 25Hz                         |

### 17.77 IMEM\_SRAM\_REG\_393

Name: IMEM\_SRAM\_REG\_393

Address: 393 (189h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                |
|-----|----------------------|-------------------------------------------------------------------------|
| 7:0 | TILT_WAIT_TIME[15:8] | Minimum duration for which the device should be tilted before signaling |
|     |                      | event.                                                                  |
|     |                      | Unit: time in sample number                                             |
|     |                      | Range: [0 - 65536]                                                      |
|     |                      | Default: 200 for ODR = 50Hz, 100 for ODR = 25Hz                         |

### 17.78 IMEM\_SRAM\_REG\_400

Name: IMEM\_SRAM\_REG\_400

Address: 400 (190h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME          | FUNCTION                                                                                                |
|-----|---------------|---------------------------------------------------------------------------------------------------------|
| 7:0 | TAP_TMAX[7:0] | Size of the analysis window to detect tap events (single-tap or double-tap) unit: time in sample number |
|     |               | range: [49 – 496]                                                                                       |
|     |               | default: 99 (set for default ODR = 200Hz, equivalent to. 0.5s)                                          |



#### 17.79 IMEM\_SRAM\_REG\_401

Name: IMEM\_SRAM\_REG\_401

Address: 401 (191h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                    |
|-----|----------------|-----------------------------------------------------------------------------|
| 7:0 | TAP_TMAX[15:8] | Size of the analysis window to detect tap events (single-tap or double-tap) |
|     |                | unit: time in sample number                                                 |
|     |                | range: [49 – 496]                                                           |
|     |                | default: 99 (set for default ODR = 200Hz, equivalent to. 0.5s)              |

#### 17.80 IMEM\_SRAM\_REG\_402

Name: IMEM\_SRAM\_REG\_402

Address: 402 (192h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                               |
|-----|----------|------------------------------------------------------------------------|
| 7:0 | TAP_TMIN | Single tap window, sub-windows within Tmax to detect single-tap event. |
|     |          | Unit: time in sample number                                            |
|     |          | Range: [24 – 184]                                                      |
|     |          | Default: 33 (set for default ODR = 200Hz, equivalent to. 0.165s)       |

### 17.81 IMEM\_SRAM\_REG\_403

Name: IMEM\_SRAM\_REG\_403

Address: 403 (193h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME         | FUNCTION                                                       |
|-----|--------------|----------------------------------------------------------------|
| 7:0 | TAP_MIN_JERK | The minimal value of jerk to be considered as a tap candidate. |
|     |              | Unit: g in q6                                                  |
|     |              | Range: [0 - 64]                                                |
|     |              | Default: 17                                                    |



#### 17.82 IMEM\_SRAM\_REG\_404

Name: IMEM\_SRAM\_REG\_404

Address: 404 (194h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                      | FUNCTION                                                                                                                                                                                                                                            |
|-----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TAP_SMUDGE_REJECT_TH<br>R | Max acceptable number of samples (jerk value) over TAP_MAX_PEAK_TOL during the Tmin window. Over this value, Tap event is rejected unit: time in number of samples range: [13 – 92] Default: 17 (set for default ODR = 200Hz, equivalent to 0.085s) |

#### 17.83 IMEM\_SRAM\_REG\_405

Name: IMEM\_SRAM\_REG\_405

Address: 405 (195h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                                                                                                                                           |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TAP_MAX_PEAK_TOL | Maximum peak tolerance is the percentage of pulse amplitude to get the smudge threshold for rejection.  Range: [1 (12.5%) 2 (25.0%) 3 (37.5%) 4 (50.0 %)]  Default: 2  Default: 17 |

### 17.84 IMEM\_SRAM\_REG\_406

Name: IMEM\_SRAM\_REG\_406

Address: 406 (196h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME     | FUNCTION                                                                              |
|-----|----------|---------------------------------------------------------------------------------------|
| 7:0 | TAP_TAVG | Energy measurement window size to determine the tap axis associated with the 1st tap. |
|     |          | Unit: time in sample number                                                           |
|     |          | Range: [1;2;4;8]                                                                      |
|     |          | Default: 8                                                                            |



#### 17.85 IMEM\_SRAM\_REG\_540

Name: IMEM\_SRAM\_REG\_540

Address: 540 (21Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                        | FUNCTION                                                                                          |
|-----|-----------------------------|---------------------------------------------------------------------------------------------------|
| 7:0 | R2W_SLEEP_TIME_OUT[7:<br>0] | Defines the duration after wake event to report sleep event no matter if position changes or not. |
|     |                             | Unit: time in ms (millisecond)                                                                    |
|     |                             | Range: [100 - 10000]                                                                              |
|     |                             | Default: 640 (equivalent to 0.64s)                                                                |

### 17.86 IMEM\_SRAM\_REG\_541

Name: IMEM\_SRAM\_REG\_541

Address: 541 (21Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                     | FUNCTION                                                                                                                                                                                 |
|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_SLEEP_TIME_OUT[15:8] | Defines the duration after wake event to report sleep event no matter if position changes or not. Unit: time in ms (millisecond) Range: [100 - 10000] Default: 640 (equivalent to 0.64s) |

### 17.87 IMEM\_SRAM\_REG\_542

Name: IMEM\_SRAM\_REG\_542

Address: 542 (21Eh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                          | FUNCTION                                                                                                                                                                                 |
|-----|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_SLEEP_TIME_OUT[23<br>:16] | Defines the duration after wake event to report sleep event no matter if position changes or not. Unit: time in ms (millisecond) Range: [100 - 10000] Default: 640 (equivalent to 0.64s) |



### 17.88 IMEM\_SRAM\_REG\_543

Name: IMEM\_SRAM\_REG\_543

Address: 543 (21Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                      | FUNCTION                                                                                          |
|-----|---------------------------|---------------------------------------------------------------------------------------------------|
| 7:0 | R2W_SLEEP_TIME_OUT[31:24] | Defines the duration after wake event to report sleep event no matter if position changes or not. |
|     |                           | Unit: time in ms (millisecond) Range: [100 - 10000]                                               |
|     |                           | Default: 640 (equivalent to 0.64s)                                                                |

#### 17.89 IMEM\_SRAM\_REG\_544

Name: IMEM\_SRAM\_REG\_544

Address: 544 (220h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| В | BIT         | NAME                             | FUNCTION                                                                                                                                                          |
|---|-------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 | <b>'</b> :0 | R2W_SLEEP_GESTURE_DEL<br>AY[7:0] | Defines the minimal duration of sleep position before trigger the sleep event. Unit: time in ms (millisecond) Range: [0 - 256] Default: 96 (equivalent to 0.096s) |

### 17.90 IMEM\_SRAM\_REG\_545

Name: IMEM\_SRAM\_REG\_545

Address: 545 (221h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                              | FUNCTION                                                                |
|-----|-----------------------------------|-------------------------------------------------------------------------|
|     | R2W_SLEEP_GESTURE_DEL<br>AY[15:8] | Defines the minimal duration of sleep position before trigger the sleep |
|     |                                   | event.                                                                  |
| 7:0 |                                   | Unit: time in ms (millisecond)                                          |
|     |                                   | Range: [0 - 256]                                                        |
|     |                                   | Default: 96 (equivalent to 0.096s)                                      |



### 17.91 IMEM\_SRAM\_REG\_546

Name: IMEM\_SRAM\_REG\_546

Address: 546 (222h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                               | FUNCTION                                                                |
|-----|------------------------------------|-------------------------------------------------------------------------|
|     | R2W_SLEEP_GESTURE_DEL<br>AY[23:16] | Defines the minimal duration of sleep position before trigger the sleep |
|     |                                    | event.                                                                  |
| 7:0 |                                    | Unit: time in ms (millisecond)                                          |
|     |                                    | Range: [0 - 256]                                                        |
|     |                                    | Default: 96 (equivalent to 0.096s)                                      |

### 17.92 IMEM\_SRAM\_REG\_547

Name: IMEM\_SRAM\_REG\_547

Address: 547 (223h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                               | FUNCTION                                                                |
|-----|------------------------------------|-------------------------------------------------------------------------|
|     | R2W_SLEEP_GESTURE_DEL<br>AY[31:24] | Defines the minimal duration of sleep position before trigger the sleep |
|     |                                    | event.                                                                  |
| 7:0 |                                    | Unit: time in ms (millisecond)                                          |
|     |                                    | Range: [0 - 256]                                                        |
|     |                                    | Default: 96 (equivalent to 0.096s)                                      |

### 17.93 IMEM\_SRAM\_REG\_548

Name: IMEM\_SRAM\_REG\_548

Address: 548 (224h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                         | FUNCTION                                                                                                                                                                                                                                |
|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOUNTING_MATRIX<br>[7:0] | Mounting matrix to rotate data from chip frame to device frame.  Range: 3 lower bits only are used [b2 b1 b0]:  - b2 = 1 swap X and Y  - b1 = 1 flip X sign  - b0 = 1 flip Y sign  Default: 0 (device frame aligned with android frame) |



#### 17.94 IMEM\_SRAM\_REG\_549

Name: IMEM SRAM REG 549

Address: 549 (225h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| 0.00.0 | order political mount      |                                                                 |
|--------|----------------------------|-----------------------------------------------------------------|
| BIT    | NAME                       | FUNCTION                                                        |
|        | R2W_MOUNTING_MATRIX [15:8] | Mounting matrix to rotate data from chip frame to device frame. |
|        |                            | Range: 3 lower bits only are used [b2 b1 b0]:                   |
| 7:0    |                            | - b2 = 1 swap X and Y                                           |
| 7.0    |                            | - b1 = 1 flip X sign                                            |
|        |                            | - b0 = 1 flip Y sign                                            |
|        |                            | Default: 0 (device frame aligned with android frame)            |

#### 17.95 IMEM\_SRAM\_REG\_550

Name: IMEM\_SRAM\_REG\_550

Address: 550 (226h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                        |
|-----|---------------------|-----------------------------------------------------------------|
|     |                     | Mounting matrix to rotate data from chip frame to device frame. |
|     |                     | Range: 3 lower bits only are used [b2 b1 b0]:                   |
| 7.0 | R2W_MOUNTING_MATRIX | - b2 = 1 swap X and Y                                           |
| 7:0 | [23:16]             | - b1 = 1 flip X sign                                            |
|     |                     | - b0 = 1 flip Y sign                                            |
|     |                     | Default: 0 (device frame aligned with android frame)            |

### 17.96 IMEM\_SRAM\_REG\_551

Name: IMEM\_SRAM\_REG\_551

Address: 551 (227h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCK | HOCK DOMAIN. WEEK   |                                                                 |
|-------|---------------------|-----------------------------------------------------------------|
| BIT   | NAME                | FUNCTION                                                        |
|       |                     | Mounting matrix to rotate data from chip frame to device frame. |
|       |                     | Range: 3 lower bits only are used [b2 b1 b0]:                   |
| 7:0   | R2W_MOUNTING_MATRIX | - b2 = 1 swap X and Y                                           |
| 7.0   | [31:24]             | - b1 = 1 flip X sign                                            |
|       |                     | - b0 = 1 flip Y sign                                            |
|       |                     | Default: 0 (device frame aligned with android frame)            |



### 17.97 IMEM\_SRAM\_REG\_556

Name: IMEM\_SRAM\_REG\_556

Address: 556 (22Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                             | FUNCTION                                                                                                                                                                                                                                   |
|-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GRAVITY_FILTER_GAI<br>N[7:0] | Gain used to filter the accelerometer to obtain an estimation of the gravity (low-pass filter), defined as: forgetting factor = Gain * SAMPLING_PERIOD / (40 * 32), and 100Hz.  Range: [2-16]  Default: 6 for ODR = 50Hz, 8 for ODR = 25Hz |

### 17.98 IMEM\_SRAM\_REG\_557

Name: IMEM\_SRAM\_REG\_557

Address: 557 (22Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                              | FUNCTION                                                                                                                                                                                                                                   |
|-----|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GRAVITY_FILTER_GAI<br>N[15:8] | Gain used to filter the accelerometer to obtain an estimation of the gravity (low-pass filter), defined as: forgetting factor = Gain * SAMPLING_PERIOD / (40 * 32), and 100Hz.  Range: [2-16]  Default: 6 for ODR = 50Hz, 8 for ODR = 25Hz |

### 17.99 IMEM\_SRAM\_REG\_558

Name: IMEM\_SRAM\_REG\_558

Address: 558 (22Eh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                               | FUNCTION                                                                                                                                                                                                                                   |
|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GRAVITY_FILTER_GAI<br>N[23:16] | Gain used to filter the accelerometer to obtain an estimation of the gravity (low-pass filter), defined as: forgetting factor = Gain * SAMPLING_PERIOD / (40 * 32), and 100Hz.  Range: [2-16]  Default: 6 for ODR = 50Hz, 8 for ODR = 25Hz |



### 17.100 IMEM\_SRAM\_REG\_559

Name: IMEM\_SRAM\_REG\_559

Address: 559 (22Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                               | FUNCTION                                                                                                                                                                                                                                   |
|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GRAVITY_FILTER_GAI<br>N[31:24] | Gain used to filter the accelerometer to obtain an estimation of the gravity (low-pass filter), defined as: forgetting factor = Gain * SAMPLING_PERIOD / (40 * 32), and 100Hz.  Range: [2-16]  Default: 6 for ODR = 50Hz, 8 for ODR = 25Hz |

### 17.101 IMEM\_SRAM\_REG\_560

Name: IMEM\_SRAM\_REG\_560

Address: 560 (230h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                 | FUNCTION                                                                                                                                                                                                                                                                  |
|-----|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_ANGL<br>E_COSINE[7:0] | Set the minimal angle that needed to be applied to device to detect R2W Unit: fixed point value q30 of cosine of the angle Range: [130856211 - 1069655912], corresponding to angle between 5 and 85 degrees  Default: 1046221864, corresponding to an angle of 13 degrees |

#### 17.102 IMEM\_SRAM\_REG\_561

Name: IMEM\_SRAM\_REG\_561

Address: 561 (231h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                  | FUNCTION                                                                                                                                                                                                                                                                  |
|-----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_ANGL<br>E_COSINE[15:8] | Set the minimal angle that needed to be applied to device to detect R2W Unit: fixed point value q30 of cosine of the angle Range: [130856211 - 1069655912], corresponding to angle between 5 and 85 degrees  Default: 1046221864, corresponding to an angle of 13 degrees |



### 17.103 IMEM\_SRAM\_REG\_562

Name: IMEM\_SRAM\_REG\_562

Address: 562 (232h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                   | FUNCTION                                                                                                                                                                                                                                                                  |
|-----|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_ANGL<br>E_COSINE[23:16] | Set the minimal angle that needed to be applied to device to detect R2W Unit: fixed point value q30 of cosine of the angle Range: [130856211 - 1069655912], corresponding to angle between 5 and 85 degrees  Default: 1046221864, corresponding to an angle of 13 degrees |

### 17.104 IMEM\_SRAM\_REG\_563

Name: IMEM\_SRAM\_REG\_563

Address: 563 (233h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                   | FUNCTION                                                                                                                                                                                                                                                                  |
|-----|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_ANGL<br>E_COSINE[31:24] | Set the minimal angle that needed to be applied to device to detect R2W Unit: fixed point value q30 of cosine of the angle Range: [130856211 - 1069655912], corresponding to angle between 5 and 85 degrees  Default: 1046221864, corresponding to an angle of 13 degrees |

### 17.105 IMEM\_SRAM\_REG\_564

Name: IMEM\_SRAM\_REG\_564

Address: 564 (234h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                               | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_FAST[7:0] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |



### 17.106 IMEM\_SRAM\_REG\_565

Name: IMEM\_SRAM\_REG\_565

Address: 565 (235h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_FAST[15:8] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |

#### 17.107 IMEM\_SRAM\_REG\_566

Name: IMEM\_SRAM\_REG\_566

Address: 566 (236h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                 | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_FAST[23:16] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |

### 17.108 IMEM\_SRAM\_REG\_567

Name: IMEM\_SRAM\_REG\_567

Address: 567 (237h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                 | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_FAST[31:24] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |



#### 17.109 IMEM\_SRAM\_REG\_568

Name: IMEM\_SRAM\_REG\_568

Address: 568 (238h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                               | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_SLOW[7:0] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |

#### 17.110 IMEM\_SRAM\_REG\_569

Name: IMEM\_SRAM\_REG\_569

Address: 569 (239h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_SLOW[15:8] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |

### 17.111 IMEM\_SRAM\_REG\_570

Name: IMEM\_SRAM\_REG\_570

Address: 570 (23Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                 | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_SLOW[23:16] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |



#### 17.112 IMEM\_SRAM\_REG\_571

Name: IMEM\_SRAM\_REG\_571

Address: 571 (23Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                 | FUNCTION                                                                                                                                                                                                                                                                     |
|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_THR_TIME<br>R_SLOW[31:24] | Timer relative to the rapidity of the algorithm to trigger wake up when the orientation before motion is Y axis up (with less than 30 degrees of inclination).  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 500]  Default: 240 |

#### 17.113 IMEM\_SRAM\_REG\_572

Name: IMEM\_SRAM\_REG\_572

Address: 572 (23Ch) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                     | FUNCTION                                                                                                                                                                                                                                                        |
|-----|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_PREV_GRA<br>VITY_TIMEOUT[7:0] | Time delay to update internal value of previous gravity when no motion is detected.  Longer time enables detection motion during slower gesture.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 300 |

### 17.114 IMEM\_SRAM\_REG\_573

Name: IMEM\_SRAM\_REG\_573

Address: 573 (23Dh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCIC | SIOOK DOMAIN WEEK                         |                                                                                                                                                                                                                                                                 |
|--------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT    | NAME                                      | FUNCTION                                                                                                                                                                                                                                                        |
| 7:0    | R2W_MOTION_PREV_GRA<br>VITY_TIMEOUT[15:8] | Time delay to update internal value of previous gravity when no motion is detected.  Longer time enables detection motion during slower gesture.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 300 |



### 17.115 IMEM\_SRAM\_REG\_574

Name: IMEM\_SRAM\_REG\_574

Address: 574 (23Eh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                       | FUNCTION                                                                                                                                                                                                                                                        |
|-----|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_MOTION_PREV_GRA<br>VITY_TIMEOUT[23:16] | Time delay to update internal value of previous gravity when no motion is detected.  Longer time enables detection motion during slower gesture.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 300 |

#### 17.116 IMEM\_SRAM\_REG\_575

Name: IMEM\_SRAM\_REG\_575

Address: 575 (23Fh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                            |
|-----|---------------------|-------------------------------------------------------------------------------------|
| 7:0 |                     | Time delay to update internal value of previous gravity when no motion is detected. |
|     | R2W_MOTION_PREV_GRA | Longer time enables detection motion during slower gesture.                         |
|     | VITY_TIMEOUT[31:24] | Unit: ms (no dependency on ODR, it is managed internally by the algorithm)          |
|     |                     | Range: [100 - 1000]                                                                 |
|     |                     | Default: 300                                                                        |

### 17.117 IMEM\_SRAM\_REG\_576

Name: IMEM\_SRAM\_REG\_576

Address: 576 (240h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| О. | Glock Domain. Week |                                        |                                                                                |
|----|--------------------|----------------------------------------|--------------------------------------------------------------------------------|
| В  | ī                  | NAME                                   | FUNCTION                                                                       |
|    |                    | R2W_LAST_GRAVITY_MOT<br>ION_TIMER[7:0] | Time delay to update the current gravity estimator when no motion is detected. |
| 7  | :0                 |                                        | Unit: ms (no dependency on ODR, it is managed internally by the algorithm)     |
|    |                    |                                        | Range: [100 - 1000]                                                            |
|    |                    | Default: 480                           |                                                                                |



### 17.118 IMEM\_SRAM\_REG\_577

Name: IMEM\_SRAM\_REG\_577

Address: 577 (241h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                    | FUNCTION                                                                                                                                                                                      |
|-----|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_MOT<br>ION_TIMER[15:8] | Time delay to update the current gravity estimator when no motion is detected.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 480 |

### 17.119 IMEM\_SRAM\_REG\_578

Name: IMEM\_SRAM\_REG\_578

Address: 578 (242h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                     | FUNCTION                                                                                                    |
|-----|------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_MOT<br>ION_TIMER[23:16] | Time delay to update the current gravity estimator when no motion is detected.                              |
|     |                                          | Unit: ms (no dependency on ODR, it is managed internally by the algorithm) Range: [100 - 1000] Default: 480 |

## 17.120 IMEM\_SRAM\_REG\_579

Name: IMEM\_SRAM\_REG\_579

Address: 579 (243h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                     | FUNCTION                                                                                                                                                                                      |
|-----|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_MOT<br>ION_TIMER[31:24] | Time delay to update the current gravity estimator when no motion is detected.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 480 |



### 17.121 IMEM\_SRAM\_REG\_580

Name: IMEM\_SRAM\_REG\_580

Address: 580 (244h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                              | FUNCTION                                                                                                                                                                                                                                                    |
|-----|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_TIME<br>OUT[7:0] | Time delay to update gravity in case motion is detected all the time, force to update gravity estimator even if the device is not stable.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [1000 - 10000]  Default: 2600 |

# 17.122 IMEM\_SRAM\_REG\_581

Name: IMEM\_SRAM\_REG\_581

Address: 581 (245h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                               | FUNCTION                                                                                                                                                                                                                                                    |
|-----|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_TIME<br>OUT[15:8] | Time delay to update gravity in case motion is detected all the time, force to update gravity estimator even if the device is not stable.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [1000 - 10000]  Default: 2600 |

# 17.123 IMEM\_SRAM\_REG\_582

Name: IMEM\_SRAM\_REG\_582

Address: 582 (246h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                | FUNCTION                                                                                                                                                                                                                                                    |
|-----|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_TIME<br>OUT[23:16] | Time delay to update gravity in case motion is detected all the time, force to update gravity estimator even if the device is not stable.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [1000 - 10000]  Default: 2600 |



# 17.124 IMEM\_SRAM\_REG\_583

Name: IMEM\_SRAM\_REG\_583

Address: 583 (247h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                | FUNCTION                                                                                                                                                                                                                                                    |
|-----|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_LAST_GRAVITY_TIME<br>OUT[31:24] | Time delay to update gravity in case motion is detected all the time, force to update gravity estimator even if the device is not stable.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [1000 - 10000]  Default: 2600 |

# 17.125 IMEM\_SRAM\_REG\_584

Name: IMEM\_SRAM\_REG\_584

Address: 584 (248h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                                  | FUNCTION                                                                                                                                                                              |
|-----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GESTURE_VALIDITY_<br>TIMEOUT[7:0] | If gesture is not completed in this timeout limit, gesture is invalid.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 240 |

### 17.126 IMEM\_SRAM\_REG\_585

Name: IMEM\_SRAM\_REG\_585

Address: 585 (249h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                                   | FUNCTION                                                                                                                                                                              |
|-----|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GESTURE_VALIDITY_<br>TIMEOUT[15:8] | If gesture is not completed in this timeout limit, gesture is invalid.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 240 |



# 17.127 IMEM\_SRAM\_REG\_586

Name: IMEM\_SRAM\_REG\_586

Address: 586 (24Ah) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                   |
|-----|-----------------------|----------------------------------------------------------------------------|
| 7:0 |                       | If gesture is not completed in this timeout limit, gesture is invalid.     |
|     | R2W_GESTURE_VALIDITY_ | Unit: ms (no dependency on ODR, it is managed internally by the algorithm) |
|     | TIMEOUT[23:16]        | Range: [100 - 1000]                                                        |
|     |                       | Default: 240                                                               |

### 17.128 IMEM\_SRAM\_REG\_587

Name: IMEM\_SRAM\_REG\_587

Address: 587 (24Bh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

Clock Domain: MCLK

| BIT | NAME                                    | FUNCTION                                                                                                                                                                              |
|-----|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R2W_GESTURE_VALIDITY_<br>TIMEOUT[31:24] | If gesture is not completed in this timeout limit, gesture is invalid.  Unit: ms (no dependency on ODR, it is managed internally by the algorithm)  Range: [100 - 1000]  Default: 240 |

# 17.129 IMEM\_SRAM\_REG\_988

Name: IMEM\_SRAM\_REG\_988

Address: 988 (3DCh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME                 | FUNCTION                                                                                                                                                                                                                                                  |
|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_STEP_CNT_TH[7:0] | Minimum number of steps that must be detected before step count is incremented.  Low values reduce latency but increase false positives.  High values increase step count accuracy but increase latency  Unit: Number of steps  Range: [0-15]  Default: 5 |



# 17.130 IMEM\_SRAM\_REG\_989

Name: IMEM\_SRAM\_REG\_989

Address: 989 (3DDh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                                                                                                                                                                                                  |
|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_STEP_CNT_TH[15:8] | Minimum number of steps that must be detected before step count is incremented.  Low values reduce latency but increase false positives.  High values increase step count accuracy but increase latency  Unit: Number of steps  Range: [0-15]  Default: 5 |

### 17.131 IMEM\_SRAM\_REG\_990

Name: IMEM\_SRAM\_REG\_990

Address: 990 (3DEh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                                                                                                                                                                                               |
|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_STEP_DET_TH[7:0] | Minimum number of steps that must be detected before step event is signaled.  Low values reduce latency but increase false positives.  High values increase step event validity but increase latency.  Unit: number of steps  Range: [0-7]  Default: 2 |

### 17.132 IMEM\_SRAM\_REG\_991

Name: IMEM\_SRAM\_REG\_991

Address: 991 (3DFh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCI | Clock Dollarii Wiczk  |                                                                              |  |
|-------|-----------------------|------------------------------------------------------------------------------|--|
| BIT   | NAME                  | FUNCTION                                                                     |  |
| 7:0   | PED_STEP_DET_TH[15:8] | Minimum number of steps that must be detected before step event is signaled. |  |
|       |                       | Low values reduce latency but increase false positives.                      |  |
|       |                       | High values increase step event validity but increase latency.               |  |
|       |                       | Unit: number of steps                                                        |  |
|       |                       | Range: [0-7]                                                                 |  |
|       |                       | Default: 2                                                                   |  |



### 17.133 IMEM\_SRAM\_REG\_994

Name: IMEM\_SRAM\_REG\_994

Address: 994 (3E2h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                                                                                                                                                                                            |
|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_SB_TIMER_TH[7:0] | While in the step buffer state, the step buffer count resets to 0 if a new step isn't detected for this amount of time (user is considered to have "stopped walking").  Unit: time in samples number  Range: [0 - 225]  Default: 150 for ODR = 50Hz |

### 17.134 IMEM\_SRAM\_REG\_995

Name: IMEM\_SRAM\_REG\_995

Address: 995 (3E3h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                                                                                                                                                                                            |
|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_SB_TIMER_TH[15:8] | While in the step buffer state, the step buffer count resets to 0 if a new step isn't detected for this amount of time (user is considered to have "stopped walking").  Unit: time in samples number  Range: [0 - 225]  Default: 150 for ODR = 50Hz |

# 17.135 IMEM\_SRAM\_REG\_1000

Name: IMEM\_SRAM\_REG\_1000

Address: 1000 (3E8h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCK | Clock Bollidin: Week       |                                                                            |  |
|-------|----------------------------|----------------------------------------------------------------------------|--|
| BIT   | NAME                       | FUNCTION                                                                   |  |
|       | PED_LOW_EN_AMP_TH[7:<br>0] | Threshold to select a valid step. Used to increase step detection for slow |  |
|       |                            | walk use case only.                                                        |  |
| 7:0   |                            | Unit: g in q25.                                                            |  |
|       |                            | Range: [1006632 - 3523215]                                                 |  |
|       |                            | Default: 2684354                                                           |  |



### 17.136 IMEM\_SRAM\_REG\_1001

Name: IMEM\_SRAM\_REG\_1001

Address: 1001 (3E9h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                        | FUNCTION                                                                   |
|-----|-----------------------------|----------------------------------------------------------------------------|
| 7:0 | PED_LOW_EN_AMP_TH[15<br>:8] | Threshold to select a valid step. Used to increase step detection for slow |
|     |                             | walk use case only.                                                        |
|     |                             | Unit: g in q25.                                                            |
|     |                             | Range: [1006632 - 3523215]                                                 |
|     |                             | Default: 2684354                                                           |

# 17.137 IMEM\_SRAM\_REG\_1002

Name: IMEM\_SRAM\_REG\_1002

Address: 1002 (3EAh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                     | FUNCTION                                                                                                       |
|-----|--------------------------|----------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_LOW_EN_AMP_TH[23:16] | Threshold to select a valid step. Used to increase step detection for slow walk use case only. Unit: g in q25. |
|     |                          | Range: [1006632 - 3523215]<br>Default: 2684354                                                                 |

### 17.138 IMEM\_SRAM\_REG\_1003

Name: IMEM\_SRAM\_REG\_1003

Address: 1003 (3EBh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| BIT | NAME                     | FUNCTION                                                                                                                                                   |
|-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_LOW_EN_AMP_TH[31:24] | Threshold to select a valid step. Used to increase step detection for slow walk use case only. Unit: g in q25. Range: [1006632 - 3523215] Default: 2684354 |



#### 17.139 IMEM\_SRAM\_REG\_1004

Name: IMEM\_SRAM\_REG\_1004

Address: 1004 (3ECh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                              |
|-----|----------------------|-----------------------------------------------------------------------|
| 7:0 | PED_SENSITIVITY_MODE | Pedometer sensitivity mode.                                           |
|     |                      | Slow walk mode improves slow walk detection (<1 Hz) but the number of |
|     |                      | false positives may increase                                          |
|     |                      | Range: 0: Normal 1: Slow walk                                         |
|     |                      | Default: 0                                                            |

# 17.140 IMEM\_SRAM\_REG\_1008

Name: IMEM\_SRAM\_REG\_1008

Address: 1008 (3F0h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME            | FUNCTION                                                          |
|-----|-----------------|-------------------------------------------------------------------|
|     | PED_AMP_TH[7:0] | Threshold of step detection sensitivity.                          |
|     |                 | Low values increase detection sensitivity: reduce miss-detection. |
| 7:0 |                 | High values reduce detection sensitivity: reduce false-positive.  |
| 7.0 |                 | Unit: g in q25.                                                   |
|     |                 | Range: [1006632 - 3019898]                                        |
|     |                 | Default: 2080374                                                  |

### 17.141 IMEM\_SRAM\_REG\_1009

Name: IMEM SRAM REG 1009

Address: 1009 (3F1h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCK | CIOCK DOMAIN. WEEK |                                                                   |
|-------|--------------------|-------------------------------------------------------------------|
| BIT   | NAME               | FUNCTION                                                          |
|       | PED_AMP_TH[15:8]   | Threshold of step detection sensitivity.                          |
|       |                    | Low values increase detection sensitivity: reduce miss-detection. |
| 7:0   |                    | High values reduce detection sensitivity: reduce false-positive.  |
| 7.0   |                    | Unit: g in q25.                                                   |
|       |                    | Range: [1006632 - 3019898]                                        |
|       |                    | Default: 2080374                                                  |



#### 17.142 IMEM\_SRAM\_REG\_1010

Name: IMEM\_SRAM\_REG\_1010

Address: 1010 (3F2h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                          |
|-----|-------------------|-------------------------------------------------------------------|
|     | PED_AMP_TH[23:16] | Threshold of step detection sensitivity.                          |
|     |                   | Low values increase detection sensitivity: reduce miss-detection. |
| 7:0 |                   | High values reduce detection sensitivity: reduce false-positive.  |
| /.0 |                   | Unit: g in q25.                                                   |
|     |                   | Range: [1006632 - 3019898]                                        |
|     |                   | Default: 2080374                                                  |

### 17.143 IMEM\_SRAM\_REG\_1011

Name: IMEM\_SRAM\_REG\_1011

Address: 1011 (3F3h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                          |
|-----|-------------------|-------------------------------------------------------------------|
|     | PED_AMP_TH[31:24] | Threshold of step detection sensitivity.                          |
|     |                   | Low values increase detection sensitivity: reduce miss-detection. |
| 7:0 |                   | High values reduce detection sensitivity: reduce false-positive.  |
| 7.0 |                   | Unit: g in q25.                                                   |
|     |                   | Range: [1006632 - 3019898]                                        |
|     |                   | Default: 2080374                                                  |

# 17.144 IMEM\_SRAM\_REG\_1016

Name: IMEM\_SRAM\_REG\_1016

Address: 1016 (3F8h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCK | Clock Bolliam. Week |                                                                      |
|-------|---------------------|----------------------------------------------------------------------|
| BIT   | NAME                | FUNCTION                                                             |
|       | PED_HI_EN_TH[7:0]   | Threshold to classify acceleration signal as motion not due to steps |
|       |                     | High values improve vibration rejection.                             |
| 7:0   |                     | Low values improve detection.                                        |
| 7.0   |                     | Unit: g in q25.                                                      |
|       |                     | Range: [2949120 - 5210112]                                           |
|       |                     | Default: 3506176                                                     |



#### 17.145 IMEM\_SRAM\_REG\_1017

Name: IMEM\_SRAM\_REG\_1017

Address: 1017 (3F9h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                                                                                                                                                                |
|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PED_HI_EN_TH[15:8] | Threshold to classify acceleration signal as motion not due to steps High values improve vibration rejection. Low values improve detection. Unit: g in q25. Range: [2949120 - 5210112] Default: 3506176 |

### 17.146 IMEM\_SRAM\_REG\_1018

Name: IMEM\_SRAM\_REG\_1018

Address: 1018 (3FAh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT I | NAME                | FUNCTION                                                                                                                                                                                                |
|-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | PED_HI_EN_TH[23:16] | Threshold to classify acceleration signal as motion not due to steps High values improve vibration rejection. Low values improve detection. Unit: g in q25. Range: [2949120 - 5210112] Default: 3506176 |

# 17.147 IMEM\_SRAM\_REG\_1019

Name: IMEM\_SRAM\_REG\_1019

Address: 1019 (3FBh) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

| CIOCK | CK Dollain. Week    |                                                                                                               |
|-------|---------------------|---------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                | FUNCTION                                                                                                      |
|       | PED_HI_EN_TH[31:24] | Threshold to classify acceleration signal as motion not due to steps High values improve vibration rejection. |
| 7:0   |                     | Low values improve detection.                                                                                 |
| 7.0   |                     | Unit: g in q25.                                                                                               |
|       |                     | Range: [2949120 - 5210112]                                                                                    |
|       |                     | Default: 3506176                                                                                              |



# 17.148 IMEM\_SRAM\_REG\_1042

Name: IMEM\_SRAM\_REG\_1042

Address: 1042 (412h) Serial IF: R/W

Reset value: Random value after reset until host runs EDMP\_INIT procedure

Clock Domain: MCLK

| BIT | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                            |
|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SMD_SENSITIVITY | Parameter to tune SMD algorithm robustness to rejection, ranging from 0 to 4 (values higher than 4 are reserved).  Low values increase detection rate but increase false positives.  High values reduce false positives but reduce detection rate (especially for transport use cases).  Range: [0 - 4]  Default: 0 |

### 17.149 IMEM\_SRAM\_REG\_1168 TO IMEM\_SRAM\_REG\_1203

Name: IMEM\_SRAM\_REG\_1168 to IMEM\_SRAM\_REG\_1203

Address: 1168 to 1203 (490h to 4B3h)

Serial IF: R/W

Reset value: Random value after reset until host runs EDMP INIT procedure

| BIT | NAME                                    | FUNCTION                                                                 |
|-----|-----------------------------------------|--------------------------------------------------------------------------|
| 7:0 | SOFT_IRON_SENSITIVITY_<br>MATRIX[287:0] | Input 3x3 calibration matrix in q14 format applied to uncalibrated data. |



# 18 USER BANK IPREG\_BAR REGISTER MAP - DESCRIPTIONS

This section describes the function and contents of each register within user bank IPREG\_BAR. The registers described in this section are indirect access registers. Section 13 describes the procedure for accessing indirect access registers.

# 18.1 IPREG\_BAR\_REG\_57

Name: IPREG\_BAR\_REG\_57

Address: 57 (39h)
Serial IF: R/W
Reset value: 0x33
Clock Domain: MCLK

| CIOCK | Domain. Week |                                                        |
|-------|--------------|--------------------------------------------------------|
| BIT   | NAME         | FUNCTION                                               |
| 7     | -            | Reserved                                               |
|       |              | Set this register field to 1 for optimal speed of IOs. |
| 6     | IO_OPTO      | IO_OPT1 must be also set to 1 if IO_OPT0 is set to 1.  |
|       |              | Can be changed on-the-fly.                             |
|       |              | Set this register field to 1 for optimal speed of IOs. |
| 5     | IO_OPT1      |                                                        |
|       |              | Can be changed on-the-fly.                             |
| 4:0   | -            | Reserved                                               |



# 18.2 IPREG\_BAR\_REG\_58

Name: IPREG\_BAR\_REG\_58

Address: 58 (3Ah) Serial IF: R/W Reset value: 0xD9 Clock Domain: MCLK

|     | NARAE                 | FUNCTION                                                                    |
|-----|-----------------------|-----------------------------------------------------------------------------|
| BIT | NAME                  | FUNCTION                                                                    |
|     |                       | Selects internal resistor pull direction for AP_SCLK pin (pin 13)           |
| 7   | PADS_AP_SCLK_PUD_TRIM | 0: Down                                                                     |
|     | _D2A                  | 1: Up                                                                       |
|     |                       | Can be changed on-the-fly.                                                  |
|     |                       | Enables internal pull resistor to pull up or down for AP_SCLK pin (pin 13), |
|     |                       | depending on direction selected by bit 7.                                   |
| 6   | PADS_AP_SCLK_PE_TRIM_ | 0: Not enabled                                                              |
|     | D2A                   | 1: Enabled                                                                  |
|     |                       | Can be changed on-the-fly.                                                  |
| 5   | -                     | Reserved                                                                    |
|     |                       | Selects internal resistor pull direction for AP_CS pin (pin 12)             |
|     |                       |                                                                             |
| 4   | PADS_AP_CS_PUD_TRIM_  | 0: Down                                                                     |
| •   | D2A                   | 1: Up                                                                       |
|     |                       | Can be changed on-the-fly.                                                  |
|     |                       | Enables internal pull resistor to pull up or down for AP_CS pin (pin 12),   |
|     |                       | depending on direction selected by bit 4.                                   |
| 3   | PADS_AP_CS_PE_TRIM_D2 | 0: Not enabled                                                              |
|     | Α                     | 1: Enabled                                                                  |
|     |                       |                                                                             |
|     |                       | Can be changed on-the-fly.                                                  |
| 2:1 | -                     | Reserved                                                                    |
|     |                       | Set this register field to 1 for optimal speed of IOs.                      |
| 0   | IO_OPT2               | IO_OPT1 must be also set to 1 if IO_OPT2 is set to 1                        |
|     | _                     | Can be changed on-the-fly.                                                  |
|     |                       |                                                                             |



# 18.3 IPREG\_BAR\_REG\_59

Name: IPREG\_BAR\_REG\_59

Address: 59 (3Bh)
Serial IF: R/W
Reset value: 0xB6
Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                                                                           |
|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|
| DII | IVAIVIE               |                                                                                                                                    |
|     |                       | Enables internal pull resistor to pull up or down for pin 7, depending on direction selected by bit 0 of register IPREG_BAR_REG_60 |
| 7   | PADS_PIN7_PE_TRIM_D2A | 0: Not enabled                                                                                                                     |
|     |                       | 1: Enabled                                                                                                                         |
|     |                       | Can be changed on-the-fly.                                                                                                         |
| 6   | -                     | Reserved                                                                                                                           |
|     |                       | Selects internal resistor pull direction for AP_SDO pin (pin 1)                                                                    |
| 5   | PADS_AP_SDO_PUD_TRIM  | 0: Down                                                                                                                            |
|     | _D2A                  | 1: Up                                                                                                                              |
|     |                       | Can be changed on-the-fly.                                                                                                         |
|     |                       | Enables internal pull resistor to pull up or down for AP_SDO pin (pin 1),                                                          |
|     |                       | depending on direction selected by bit 5.                                                                                          |
|     | PADS_AP_SDO_PE_TRIM_  |                                                                                                                                    |
| 4   | D2A                   | 0: Not enabled                                                                                                                     |
|     | 52,1                  | 1: Enabled                                                                                                                         |
|     |                       | Can be changed on-the-fly.                                                                                                         |
| 3   | -                     | Reserved                                                                                                                           |
|     |                       | Selects internal resistor pull direction for AP_SDI pin (pin 14)                                                                   |
|     | PADS_AP_SDI_PUD_TRIM_ | 0: Down                                                                                                                            |
| 2   | D2A                   | 1: Up                                                                                                                              |
|     | DEN.                  | 1.00                                                                                                                               |
|     |                       | Can be changed on-the-fly.                                                                                                         |
|     |                       | Enables internal pull resistor to pull up or down for AP_SDI pin (pin 14),                                                         |
|     |                       | depending on direction selected by bit 2.                                                                                          |
| 1   | PADS_AP_SDI_PE_TRIM_D | 0: Not enabled                                                                                                                     |
| 1   | 2A                    | 1: Enabled                                                                                                                         |
|     |                       | 1. Litablea                                                                                                                        |
|     |                       | Can be changed on-the-fly.                                                                                                         |
| 0   | -                     | Reserved                                                                                                                           |



# 18.4 IPREG\_BAR\_REG\_60

Name: IPREG\_BAR\_REG\_60

Address: 60 (3Ch) Serial IF: R/W Reset value: 0x6D Clock Domain: MCLK

| BIT | NAME                                                | FUNCTION                                                                                                                                                                     |
|-----|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -                                                   | Reserved                                                                                                                                                                     |
| 6   | PADS_AUX1_SCLK_PUD_TR<br>IM_D2A                     | Enables internal pull resistor to pull up or down for AUX1_SCLK pin (pin 3), depending on direction selected by bit 5.  0: Not enabled 1: Enabled Can be changed on-the-fly. |
| 5   | PADS_AUX1_SCLK_PE_TRI<br>M_D2A                      | Selects internal resistor pull direction for AUX1_SCLK pin (pin 3)  0: Down 1: Up  Can be changed on-the-fly.                                                                |
| 4   | PADS_AUX_SCLK_TP2_FRO<br>M_PAD_DISABLE_TRIM_D<br>2A | Set this bit to 1 if using I <sup>2</sup> C master mode. Set it to 0 otherwise.                                                                                              |
| 3   | PADS_AUX1_CS_PUD_TRI<br>M_D2A                       | Enables internal pull resistor to pull up or down for AUX1_CS pin (pin 10), depending on direction selected by bit 2.  0: Not enabled 1: Enabled  Can be changed on-the-fly. |
| 2   | PADS_AUX1_CS_PE_TRIM_<br>D2A                        | Selects internal resistor pull direction for AUX1_CS pin (pin 10)  0: Down 1: Up  Can be changed on-the-fly.                                                                 |
| 1   | -                                                   | Reserved                                                                                                                                                                     |
| 0   | PADS_PIN7_CS_PUD_TRIM<br>_D2A                       | Selects internal resistor pull direction for pin 7  0: Down  1: Up  Can be changed on-the-fly.                                                                               |



# 18.5 IPREG\_BAR\_REG\_61

Name: IPREG\_BAR\_REG\_61 Address: 61 (3Dh)

Serial IF: R/W
Reset value: 0xBB
Clock Domain: MCLK

|     | Clock Domain: NICER    |                                                                              |  |
|-----|------------------------|------------------------------------------------------------------------------|--|
| BIT | NAME                   | FUNCTION                                                                     |  |
|     |                        | Enables internal pull resistor to pull up or down for INT1 pin (pin 4),      |  |
|     |                        | depending on direction selected by bit 6.                                    |  |
|     | PADS_INT1_PUD_TRIM_D2  |                                                                              |  |
| 7   |                        | 0: Not enabled                                                               |  |
|     | A                      | 1: Enabled                                                                   |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |
|     |                        | Selects internal resistor pull direction for INT1 pin (pin 4)                |  |
|     |                        |                                                                              |  |
|     | DADS INITA DE TRIA DAA | 0: Down                                                                      |  |
| 6   | PADS_INT1_PE_TRIM_D2A  | 1: Up                                                                        |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |
| 5   | -                      | Reserved                                                                     |  |
|     |                        | Selects internal resistor pull direction for AUX1_SDO pin (pin 11)           |  |
|     |                        |                                                                              |  |
|     | PADS_AUX1_SDO_PUD_TR   | 0: Down                                                                      |  |
| 4   | IM_D2A                 | 1: Up                                                                        |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |
|     |                        | Enables internal pull resistor to pull up or down for AUX1_SDO pin (pin 11), |  |
|     |                        | depending on direction selected by bit 4.                                    |  |
|     | DADS ALIVE SDO DE TRI  |                                                                              |  |
| 3   | PADS_AUX1_SDO_PE_TRI   | 0: Not enabled                                                               |  |
|     | M_D2A                  | 1: Enabled                                                                   |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |
| 2   | -                      | Reserved                                                                     |  |
|     |                        | Enables internal pull resistor to pull up or down for AUX1_SDI pin (pin 2),  |  |
|     |                        | depending on direction selected by bit 0.                                    |  |
|     | PADS_AUX1_SDI_PUD_TRI  |                                                                              |  |
| 1   |                        | 0: Not enabled                                                               |  |
|     | M_D2A                  | 1: Enabled                                                                   |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |
|     |                        | Selects internal resistor pull direction for AUX1_SDI pin (pin 2)            |  |
|     |                        |                                                                              |  |
| 0   | PADS_AUX1_SDI_PE_TRIM  | 0: Down                                                                      |  |
|     | _D2A                   | 1: Up                                                                        |  |
|     |                        |                                                                              |  |
|     |                        | Can be changed on-the-fly.                                                   |  |



# 18.6 IPREG\_BAR\_REG\_62

Name: IPREG\_BAR\_REG\_62

Address: 62 (3Eh) Serial IF: R/W Reset value: 0x06 Clock Domain: MCLK

| 0.00 | John Donnami Mozik    |                                                                         |
|------|-----------------------|-------------------------------------------------------------------------|
| BIT  | NAME                  | FUNCTION                                                                |
| 7:3  | -                     | Reserved                                                                |
|      |                       | Selects internal resistor pull direction for INT2 pin (pin 9)           |
| 2    | PADS_INT2_PUD_TRIM_D2 | 0: Down                                                                 |
|      | A                     | 1: Up                                                                   |
|      |                       | Can be changed on-the-fly.                                              |
|      |                       | Enables internal pull resistor to pull up or down for INT2 pin (pin 9), |
|      |                       | depending on direction selected by bit 2.                               |
| 1    | PADS_INT2_PE_TRIM_D2A | 0: Not enabled                                                          |
|      |                       | 1: Enabled                                                              |
|      |                       | Can be changed on-the-fly.                                              |
| 0    | -                     | Reserved                                                                |



# 19 USER BANK IPREG\_TOP1 REGISTER MAP - DESCRIPTIONS

This section describes the function and contents of each register within user bank IPREG\_TOP1. The registers described in this section are indirect access registers. Section 13 describes the procedure for accessing indirect access registers.

# 19.1 I2CM\_COMMAND\_0

Name: I2CM\_COMMAND\_0 (I2C master command buffer 0)

Address: 06 (06h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

| Clock | Clock Domain: MCLK |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7     | ENDFLAG_0          | Indicates if the current entry is the last I <sup>2</sup> C master communication with the external slave device.                                                                                                                                                                                                                                                                                                                                |
| 6     | CH_SEL_0           | Specifies the channel number for I <sup>2</sup> C master transaction.  Two external sensors are supported.  0: Specify one external sensor with device ID "ID1"  1: Specify the other external sensor with device ID "ID2"  "ID1" and "ID2" should be replaced by the actual device ID of the chosen external devices.                                                                                                                          |
| 5:4   | R_W_0              | I <sup>2</sup> C master read/write command.  00: Write operation 01: Read operation with register address specified 10: Read operation without register address specified 11: Reserved                                                                                                                                                                                                                                                          |
| 3:0   | BURSTLEN_0         | Specifies the burst length of I <sup>2</sup> C master communication with the external slave device.  0000: Reserved 0001: 1 byte 0010: 2 bytes 0011: 3 bytes 0100: 4 bytes 0101: 5 bytes 0110: 6 bytes 0111: 7 bytes 1000: 8 bytes 1001: 9 bytes 1011: 11 bytes 1100: 12 bytes 1111: 15 bytes 1110: 14 bytes 1111: 15 bytes  Note: For write operation the valid values are 0001 to 0110; For read operation the valid values are 0001 to 1111. |



# 19.2 I2CM\_COMMAND\_1

Name: I2CM\_COMMAND\_1 (I<sup>2</sup>C master command buffer 1)

Address: 07 (07h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME       | FUNCTION                                                                                  |
|-----|------------|-------------------------------------------------------------------------------------------|
| 7   | ENDELAC 1  | Indicates if the current entry is the last I <sup>2</sup> C master communication with the |
| 7   | ENDFLAG_1  | external slave device.                                                                    |
|     |            | Specifies the channel number for I <sup>2</sup> C master transaction.                     |
|     |            |                                                                                           |
|     |            | Two external sensors are supported.                                                       |
| 6   | CH_SEL_1   | 0: Specify one external sensor with device ID "ID1"                                       |
|     | CII_5LL_1  | 1: Specify the other external sensor with device ID "ID2"                                 |
|     |            |                                                                                           |
|     |            | "ID1" and "ID2" should be replaced by the actual device ID of the chosen                  |
|     |            | external devices.                                                                         |
|     |            | I <sup>2</sup> C master read/write command.                                               |
|     |            | 00: Write operation                                                                       |
| 5:4 | R_W_1      | 01: Read operation with register address specified                                        |
|     |            | 10: Read operation with register address specified                                        |
|     |            | 11: Reserved                                                                              |
|     |            | Specifies the burst length of I <sup>2</sup> C master communication with the external     |
|     |            | slave device.                                                                             |
|     |            |                                                                                           |
|     |            | 0000: Reserved                                                                            |
|     |            | 0001: 1 byte                                                                              |
|     |            | 0010: 2 bytes                                                                             |
|     |            | 0011: 3 bytes                                                                             |
|     |            | 0100: 4 bytes                                                                             |
|     | BURSTLEN_1 | 0101: 5 bytes                                                                             |
|     |            | 0110: 6 bytes                                                                             |
| 3:0 |            | 0111: 7 bytes                                                                             |
|     |            | 1000: 8 bytes                                                                             |
|     |            | 1001: 9 bytes                                                                             |
|     |            | 1010: 10 bytes                                                                            |
|     |            | 1011: 11 bytes                                                                            |
|     |            | 1100: 12 bytes<br>1101: 13 bytes                                                          |
|     |            | 1110: 14 bytes                                                                            |
|     |            | 1111: 15 bytes                                                                            |
|     |            | 1111. 13 87.63                                                                            |
|     |            | Note: For write operation the valid values are 0001 to 0110; For read                     |
|     |            | operation the valid values are 0001 to 1111.                                              |



# 19.3 **I2CM\_COMMAND\_2**

Name: I2CM\_COMMAND\_2 (I<sup>2</sup>C master command buffer 2)

Address: 08 (08h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

|     | ck Domain: MCLK |                                                                                                    |
|-----|-----------------|----------------------------------------------------------------------------------------------------|
| BIT | NAME            | FUNCTION                                                                                           |
| 7   | ENDFLAG 2       | Indicates if the current entry is the last I <sup>2</sup> C master communication with the          |
| ,   | ENDI LAG_2      | external slave device.                                                                             |
|     |                 | Specifies the channel number for I <sup>2</sup> C master transaction.                              |
|     |                 |                                                                                                    |
|     |                 | Two external sensors are supported.                                                                |
| 6   | CH SEL 2        | 0: Specify one external sensor with device ID "ID1"                                                |
|     | C11_3LL_2       | 1: Specify the other external sensor with device ID "ID2"                                          |
|     |                 |                                                                                                    |
|     |                 | "ID1" and "ID2" should be replaced by the actual device ID of the chosen                           |
|     |                 | external devices.                                                                                  |
|     |                 | I <sup>2</sup> C master read/write command.                                                        |
|     |                 |                                                                                                    |
| 5:4 | R_W_2           | 00: Write operation                                                                                |
|     | ''_''           | 01: Read operation with register address specified                                                 |
|     |                 | 10: Read operation without register address specified                                              |
|     |                 | 11: Reserved                                                                                       |
|     |                 | Specifies the burst length of I <sup>2</sup> C master communication with the external              |
|     |                 | slave device.                                                                                      |
|     |                 |                                                                                                    |
|     | BURSTLEN_2      | 0000: Reserved                                                                                     |
|     |                 | 0001: 1 byte                                                                                       |
|     |                 | 0010: 2 bytes                                                                                      |
|     |                 | 0011: 3 bytes                                                                                      |
|     |                 | 0100: 4 bytes                                                                                      |
|     |                 | 0101: 5 bytes                                                                                      |
|     |                 | 0110: 6 bytes                                                                                      |
| 3:0 |                 | 0111: 7 bytes                                                                                      |
|     |                 | 1000: 8 bytes                                                                                      |
|     |                 | 1001: 9 bytes                                                                                      |
|     |                 | 1010: 10 bytes                                                                                     |
|     |                 | 1011: 11 bytes                                                                                     |
|     |                 | 1100: 12 bytes                                                                                     |
|     |                 | 1101: 13 bytes                                                                                     |
|     |                 | 1110: 14 bytes                                                                                     |
|     |                 | 1111: 15 bytes                                                                                     |
|     |                 | Note: For write operation the valid values are 0001 to 0110; For read                              |
|     |                 | operation the valid values are 0001 to 0110, For read operation the valid values are 0001 to 1111. |
|     |                 | Operation the value values are boot to 1111.                                                       |



# 19.4 **I2CM\_COMMAND\_3**

Name: I2CM\_COMMAND\_3 (I<sup>2</sup>C master command buffer 3)

Address: 09 (09h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

|     | Domain: MCLK |                                                                                           |
|-----|--------------|-------------------------------------------------------------------------------------------|
| BIT | NAME         | FUNCTION                                                                                  |
| 7   | ENDFLAG 3    | Indicates if the current entry is the last I <sup>2</sup> C master communication with the |
| ,   | 21131216_3   | external slave device.                                                                    |
|     |              | Specifies the channel number for I <sup>2</sup> C master transaction.                     |
|     |              |                                                                                           |
|     |              | Two external sensors are supported.                                                       |
| 6   | CH SEL 3     | 0: Specify one external sensor with device ID "ID1"                                       |
|     | 6.1_522_5    | 1: Specify the other external sensor with device ID "ID2"                                 |
|     |              |                                                                                           |
|     |              | "ID1" and "ID2" should be replaced by the actual device ID of the chosen                  |
|     |              | external devices.                                                                         |
|     |              | I <sup>2</sup> C master read/write command.                                               |
|     |              |                                                                                           |
| 5:4 | R_W_3        | 00: Write operation                                                                       |
|     |              | 01: Read operation with register address specified                                        |
|     |              | 10: Read operation without register address specified                                     |
|     |              | 11: Reserved                                                                              |
|     |              | Specifies the burst length of I <sup>2</sup> C master communication with the external     |
|     |              | slave device.                                                                             |
|     |              | 0000 P                                                                                    |
|     | BURSTLEN_3   | 0000: Reserved                                                                            |
|     |              | 0001: 1 byte                                                                              |
|     |              | 0010: 2 bytes                                                                             |
|     |              | 0011: 3 bytes                                                                             |
|     |              | 0100: 4 bytes                                                                             |
|     |              | 0101: 5 bytes<br>0110: 6 bytes                                                            |
|     |              | 0110: 6 bytes<br>0111: 7 bytes                                                            |
| 3:0 |              | 1000: 8 bytes                                                                             |
|     |              | 1001: 9 bytes                                                                             |
|     |              | 1001. 9 bytes<br>1010: 10 bytes                                                           |
|     |              | 1011: 11 bytes                                                                            |
|     |              | 1100: 12 bytes                                                                            |
|     |              | 1101: 13 bytes                                                                            |
|     |              | 1110: 14 bytes                                                                            |
|     |              | 1111: 15 bytes                                                                            |
|     |              | 111111111111111111111111111111111111111                                                   |
|     |              | Note: For write operation the valid values are 0001 to 0110; For read                     |
|     |              | operation the valid values are 0001 to 1111.                                              |
| Ь   | 1            | 1 -1                                                                                      |



# 19.5 I2CM\_DEV\_PROFILEO

Name: I2CM\_DEV\_PROFILE0

Address: 14 (0Eh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME         | FUNCTION                                                                     |
|-----|--------------|------------------------------------------------------------------------------|
| 7:0 | RD_ADDRESS_0 | Specifies the read address for channel 0 I <sup>2</sup> C master transaction |

# 19.6 I2CM\_DEV\_PROFILE1

Name: I2CM\_DEV\_PROFILE1

Address: 15 (0Fh)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                                 |
|-----|----------|--------------------------------------------------------------------------|
| 7   | -        | Reserved                                                                 |
| 6:0 | DEV_ID_0 | Specifies the slave ID for channel 0 I <sup>2</sup> C master transaction |

# 19.7 I2CM\_DEV\_PROFILE2

Name: I2CM\_DEV\_PROFILE2

Address: 16 (10h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME         | FUNCTION                                                                     |
|-----|--------------|------------------------------------------------------------------------------|
| 7:0 | RD ADDRESS 1 | Specifies the read address for channel 1 I <sup>2</sup> C master transaction |

# 19.8 I2CM\_DEV\_PROFILE3

Name: I2CM\_DEV\_PROFILE3

Address: 17 (11h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                                 |
|-----|----------|--------------------------------------------------------------------------|
| 7   | -        | Reserved                                                                 |
| 6:0 | DEV_ID_1 | Specifies the slave ID for channel 1 I <sup>2</sup> C master transaction |



# 19.9 I2CM\_CONTROL

Name: I2CM\_CONTROL Address: 22 (16h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| 0.00. | - Contain Mount   |                                                                                                        |
|-------|-------------------|--------------------------------------------------------------------------------------------------------|
| BIT   | NAME              | FUNCTION                                                                                               |
| 7     | -                 | Reserved                                                                                               |
|       |                   | 0: No Restart is used                                                                                  |
| 6     | I2CM RESTART EN   | 1: In an I2C register read transaction, the Restart is used to bridge the                              |
| 0     | IZCIVI_RESTART_EN | register-address write transaction and register-data read transaction. This bit                        |
|       |                   | is not programmable by MCU when I2CM_BUSY = 1.                                                         |
| 5:4   | -                 | Reserved                                                                                               |
| 3     | I2CM_SPEED        | 0: I <sup>2</sup> C Fast Mode                                                                          |
| 3     |                   | 1: I <sup>2</sup> C Standard Mode                                                                      |
| 2:1   | -                 | Reserved                                                                                               |
| 0     | I2CM_GO           | 1: Kicks off I <sup>2</sup> C master operation. Clears to 0 after I <sup>2</sup> C master operation is |
|       |                   | completed. This bit is not programmable when I2CM_BUSY = 1                                             |

# 19.10 I2CM\_STATUS

Name: I2CM\_STATUS Address: 24 (18h) Serial IF: R Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME             | FUNCTION                                                                                                                                                                                                                                             |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -                | Reserved                                                                                                                                                                                                                                             |
| 5   | I2CM_SDA_ERR     | I2C master SDA error indication                                                                                                                                                                                                                      |
| 4   | I2CM_SCL_ERR     | I2C master SCL error indication                                                                                                                                                                                                                      |
| 3   | I2CM_SRST_ERR    | I2C master SRST error indication                                                                                                                                                                                                                     |
| 2   | I2CM_TIMEOUT_ERR | I2C master timeout error indication                                                                                                                                                                                                                  |
| 1   | I2CM_DONE        | 1: Status bit, indicates I <sup>2</sup> C master operation has completed, with or without errors. This bit is cleared due to (a) MCU read or (b) when I2CM_GO is programmed to 1 or (c) ODR event for fetching sensor data from the external sensor. |
| 0   | I2CM_BUSY        | 0: Indicates no I <sup>2</sup> C master operation is running 1: Indicates I <sup>2</sup> C master operation is running                                                                                                                               |



# 19.11 I2CM\_EXT\_DEV\_STATUS

Name: I2CM\_EXT\_DEV\_STATUS

Address: 26 (1Ah) Serial IF: R/C Reset value: 0x0F Clock Domain: MCLK

| 7:4 - Reserved  Indicates ACK/NACK feedback from the external device per each entry of t command buffer. I2CM_EXT_DEV_STATUS is set to 0xF whenever I²C mast operation is kicked off.  Bit 0 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_0.  0: ACK 1: NACK  Bit 1 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_1.  0: ACK 1: NACK  Bit 2 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2.  0: ACK 1: NACK  Bit 2 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2.  0: ACK 1: NACK  Bit 3 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external | 0.00. | Domain: MCLK |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Indicates ACK/NACK feedback from the external device per each entry of to command buffer. I2CM_EXT_DEV_STATUS is set to 0xF whenever I2C mast operation is kicked off.  Bit 0 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_0. 0: ACK 1: NACK  Bit 1 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_1. 0: ACK 1: NACK Bit 2 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2. 0: ACK 1: NACK Bit 3 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2. 0: ACK 1: NACK Bit 3 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external                       | BIT   | NAME         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| command buffer. I2CM_EXT_DEV_STATUS is set to 0xF whenever I²C mast operation is kicked off.  Bit 0 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_0. 0: ACK 1: NACK  Bit 1 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_1. 0: ACK 1: NACK  Bit 2 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2. 0: ACK 1: NACK  Bit 3 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2.                                                                                                                                                                                | 7:4   | -            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |              | Indicates ACK/NACK feedback from the external device per each entry of the command buffer. I2CM_EXT_DEV_STATUS is set to 0xF whenever I²C master operation is kicked off.  Bit 0 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_0.  0: ACK 1: NACK  Bit 1 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_1.  0: ACK 1: NACK  Bit 2 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external device to I2CM_COMMAND_2.  0: ACK 1: NACK  Bit 3 of I2CM_EXT_DEV_STATUS: ACK/NACK feedback from the external |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |              | device to I2CM_COMMAND_3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0: ACK<br>1: NACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# 19.12 I2CM\_RD\_DATA0

Name: I2CM\_RD\_DATA0

Address: 27 (1Bh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 1 <sup>st</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA0 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



# 19.13 I2CM\_RD\_DATA1

Name: I2CM\_RD\_DATA1 Address: 28 (1Ch) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 2 <sup>nd</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA1 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.14 I2CM\_RD\_DATA2

Name: I2CM\_RD\_DATA2 Address: 29 (1Dh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| 0.00 | *·· - *···**··· |                                                                                                                                              |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| BIT  | NAME            | FUNCTION                                                                                                                                     |
|      |                 | The 3 <sup>rd</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0  | I2CM_RD_DATA2   | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.15 I2CM\_RD\_DATA3

Name: I2CM\_RD\_DATA3 Address: 30 (1Eh) Serial IF: RWS

Reset value: 0x00 Clock Domain: MCLK

| RH  | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 4 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA3 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



# 19.16 I2CM\_RD\_DATA4

Name: I2CM\_RD\_DATA4 Address: 31 (1Fh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 5 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA4 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.17 I2CM\_RD\_DATA5

Name: I2CM\_RD\_DATA5 Address: 32 (20h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 6 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA5 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.18 I2CM\_RD\_DATA6

Name: I2CM\_RD\_DATA6 Address: 33 (21h) Serial IF: RWS

Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 7 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA6 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



# 19.19 I2CM\_RD\_DATA7

Name: I2CM\_RD\_DATA7 Address: 34 (22h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 8 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA7 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.20 I2CM\_RD\_DATA8

Name: I2CM\_RD\_DATA8 Address: 35 (23h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 9 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                               |
| 7:0 | I2CM_RD_DATA8 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.21 I2CM\_RD\_DATA9

Name: I2CM\_RD\_DATA9 Address: 36 (24h)

Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BII | NAIVIE        | FUNCTION                                                                                                                                     |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | The 10 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA9 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



# 19.22 I2CM\_RD\_DATA10

Name: I2CM\_RD\_DATA10 Address: 37 (25h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 11 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA10 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

### 19.23 I2CM\_RD\_DATA11

Name: I2CM\_RD\_DATA11 Address: 38 (26h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 12 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA11 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.24 I2CM\_RD\_DATA12

Name: I2CM\_RD\_DATA12

Address: 39 (27h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 13 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA12 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



### 19.25 I2CM\_RD\_DATA13

Name: I2CM\_RD\_DATA13 Address: 40 (28h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 14 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA13 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

### 19.26 I2CM\_RD\_DATA14

Name: I2CM\_RD\_DATA14 Address: 41 (29h) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

The 15<sup>th</sup> byte received from I<sup>2</sup>C slave.

7:0 I2CM\_RD\_DATA14 Content of this register is automatically cleared to 0 when I2CM\_GO = 1 or upon ODR event for fetching sensor data from the external sensor.

### 19.27 I2CM\_RD\_DATA15

Name: I2CM\_RD\_DATA15

Address: 42 (2Ah) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 16 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA15 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



# 19.28 I2CM\_RD\_DATA16

Name: I2CM\_RD\_DATA16 Address: 43 (2Bh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 17 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA16 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

### 19.29 I2CM\_RD\_DATA17

Name: I2CM\_RD\_DATA17 Address: 44 (2Ch) Serial IF: RWS

Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 18 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA17 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.30 I2CM\_RD\_DATA18

Name: I2CM\_RD\_DATA18

Address: 45 (2Dh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 19 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA18 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |



### 19.31 I2CM\_RD\_DATA19

Name: I2CM\_RD\_DATA19 Address: 46 (2Eh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 20 <sup>th</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA19 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.32 I2CM\_RD\_STATUS20

Name: I2CM\_RD\_DATA20 Address: 47 (2Fh) Serial IF: RWS Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                                                                                                                                     |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|     |                | The 21 <sup>st</sup> byte received from I <sup>2</sup> C slave.                                                                              |
| 7:0 | I2CM_RD_DATA20 | Content of this register is automatically cleared to 0 when I2CM_GO = 1 or upon ODR event for fetching sensor data from the external sensor. |

# 19.33 I2CM\_WR\_DATA0

Name: I2CM\_WR\_DATA0 Address: 51 (33h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| Clock | Clock Domain: MCLK |                                                |  |
|-------|--------------------|------------------------------------------------|--|
| BIT   | NAME               | FUNCTION                                       |  |
| 7:0   | I2CM_WR_DATA0      | The data/address byte for a Write transaction. |  |

# 19.34 I2CM\_WR\_DATA1

Name: I2CM\_WR\_DATA1 Address: 52 (34h)

Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME          | FUNCTION                                       |
|-----|---------------|------------------------------------------------|
| 7:0 | I2CM_WR_DATA1 | The data/address byte for a Write transaction. |



#### 19.35 I2CM\_WR\_DATA2

Name: I2CM\_WR\_DATA2
Address: 53 (35h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

BIT NAME FUNCTION

7:0 I2CM\_WR\_DATA2 The data/address byte for a Write transaction.

### 19.36 I2CM\_WR\_DATA3

Name: I2CM\_WR\_DATA3
Address: 54 (36h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

BIT NAME FUNCTION

7:0 I2CM\_WR\_DATA3 The data/address byte for a Write transaction.

### 19.37 I2CM\_WR\_DATA4

Name: I2CM\_WR\_DATA4
Address: 55 (37h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

BIT NAME FUNCTION

7:0 I2CM\_WR\_DATA4 The data/address byte for a Write transaction.

#### 19.38 I2CM WR DATA5

Name: I2CM\_WR\_DATA5
Address: 56 (38h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

BIT NAME FUNCTION

7:0 I2CM\_WR\_DATA5 The data/address byte for a Write transaction.



# 19.39 SIFS\_IXC\_ERROR\_STATUS

Name: SIFS\_IXC\_ERROR\_STATUS

Address: 75 (4Bh) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                          | FUNCTION                                                                                                                                                                                                                                                |
|-----|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | -                             | Reserved                                                                                                                                                                                                                                                |
| 1   | AUX1_SIFS_IXC_TIMEOUT_<br>ERR | 0: No timeout error or when SPI slave is selected for serial transfers.  1: Indicates than an IxC timeout error occurred in AUX1 SIFS. No clock toggle condition from host for 32ms while an IxC transaction was ongoing (after START and before STOP). |
| 0   | SIFS_IXC_TIMEOUT_ERR          | 0: No timeout error or when SPI slave is selected for serial transfers.  1: Indicates than an IxC timeout error occurred in SIFS. No clock toggle condition from host for 32ms while an IxC transaction was ongoing (after START and before STOP).      |

# 19.40 EDMP\_PRGRM\_IRQ0\_0

Name: EDMP\_PRGRM\_IRQ0\_0

Address: 79 (4Fh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                       |
|-----|----------------------|--------------------------------|
| 7:0 | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_0 vector. |
| 7.0 | 0[7:0]               | Can be changed on-the-fly.     |

### 19.41 EDMP\_PRGRM\_IRQ0\_1

Name: EDMP\_PRGRM\_IRQ0\_1

Address: 80 (50h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                       |
|-----|----------------------|--------------------------------|
| 7:0 | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_0 vector. |
| 7.0 | 0[15:8]              | Can be changed on-the-fly.     |



### 19.42 EDMP\_PRGRM\_IRQ1\_0

Name: EDMP\_PRGRM\_IRQ1\_0

Address: 81 (51h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                       |
|-----|----------------------|--------------------------------|
| 7:0 | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_1 vector. |
| 7.0 | 1[7:0]               | Can be changed on-the-fly.     |

### 19.43 EDMP\_PRGRM\_IRQ1\_1

Name: EDMP\_PRGRM\_IRQ1\_1

Address: 82 (52h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCI | Clock Bernann Week   |                                |  |
|-------|----------------------|--------------------------------|--|
| BIT   | NAME                 | FUNCTION                       |  |
| 7:0   | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_1 vector. |  |
| 7.0   | 1[15:8]              | Can be changed on-the-fly.     |  |

# 19.44 EDMP\_PRGRM\_IRQ2\_0

Name: EDMP\_PRGRM\_IRQ2\_0

Address: 83 (53h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                       |
|-----|----------------------|--------------------------------|
| 7:0 | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_2 vector. |
| 7.0 | 2[7:0]               | Can be changed on-the-fly.     |

# 19.45 EDMP\_PRGRM\_IRQ2\_1

Name: EDMP\_PRGRM\_IRQ2\_1

Address: 84 (54h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                       |
|-----|----------------------|--------------------------------|
| 7:0 | PRGRM_STRT_ADDR_IRQ_ | Start address of IRQ_2 vector. |
| 7:0 | 2[15:8]              | Can be changed on-the-fly.     |



# 19.46 EDMP\_SP\_START\_ADDR

Name: EDMP\_SP\_START\_ADDR

Address: 85 (55h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME               | FUNCTION                   |
|-----|--------------------|----------------------------|
|     |                    | Sets eDMP stack address.   |
| 7:0 | EDMP_SP_START_ADDR |                            |
|     |                    | Can be changed on-the-fly. |

# 19.47 SMC\_CONTROL\_0

Name: SMC\_CONTROL\_0

Address: 88 (58h) Serial IF: R/W Reset value: 0x60 Clock Domain: MCLK

| Clock | Clock Domain: MCLK         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7:5   | -                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7:5   | ACCEL_LP_CLK_SEL           | This bit is applicable to host interface operation.  A. When RTC mode is not enabled (or RTC_MODE = 0):  This bit is effective when the host interface is in accel only operation with ACCEL_MODE set to LP mode.  0: Host interface is in AULP mode.  1: Host interface is in ALP mode.  When I3C <sup>SM</sup> Synchronous Timing Control function is enabled on host interface, if the host interface is in accel only operation with ACCEL_MODE set to LP mode, ACCEL_LP_CLK_SEL must be set to 1. I3C <sup>SM</sup> Synchronous Timing Control may not generate correct timing if ACCEL_LP_CLK_SEL is set to 0. |  |
|       |                            | B. When RTC mode is enabled (or RTC_MODE = 1):  Independent of enabling/disabling of I3C <sup>SM</sup> Synchronous timing control function, ACCEL_LP_CLK_SEL must be set to 1.  Dynamic Change Supported.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 3     | TEMP_DIS                   | <ul><li>0: Temperature Sensor not disabled.</li><li>1: Temperature Sensor disabled.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 2     | TMST_FORCE_AUX_FINE_E<br>N | 0: Time Stamp fine counting enabled only on UI interface.  1: Time Stamp fine counting enabled on AUX interfaces in addition to UI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1     | TMST_FSYNC_EN              | Time Stamp register FSYNC Enable.  0: Timestamp feature of FSYNC not enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |



|   |            | 1: Timestamp feature of FSYNC enabled. |
|---|------------|----------------------------------------|
| 0 | TMST EN    | 0: Timestamp not enabled.              |
|   | IIVISI_EIN | 1: Timestamp enabled.                  |

# 19.48 SMC\_CONTROL\_1

Name: SMC\_CONTROL\_1 Address: 89 (59h) Serial IF: R/W Reset value: 0x04 Clock Domain: MCLK

| BIT | NAME                       | FUNCTION                                                                                                                                                                                         |
|-----|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -                          | Reserved                                                                                                                                                                                         |
| 3   | SREG_AUX_ACCEL_ONLY_E<br>N | O: Sensor data register read from AUX1 interface is supported only if gyro sensor is enabled.  1: Sensor data register read from AUX1 interface is supported even if gyro sensor is not enabled. |
| 2:0 | -                          | Reserved                                                                                                                                                                                         |

# 19.49 STC\_CONFIG

Name: STC\_CONFIG Address: 99 (63h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                   |
|-----|----------------|----------------------------|
| 7:4 | -              | Reserved                   |
|     | STC SENSOR SEL | Sensor that controls STC:  |
| 3:2 |                | 0 or 1: Slowest ODR sensor |
| 5.2 | STC_SENSOR_SEL | 2: Accel                   |
|     |                | 3: Gyro                    |
| 1:0 | -              | Reserved                   |



# 19.50 SREG\_CTRL

Name: SREG\_CTRL Address: 103 (67h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCK | Clock Bolliam. Week  |                                                                            |
|-------|----------------------|----------------------------------------------------------------------------|
| BIT   | NAME                 | FUNCTION                                                                   |
| 7:2   | -                    | Reserved                                                                   |
|       |                      | Selects Endianness of Sensor Data Registers and FIFO data                  |
|       |                      | 0: Sensor data, FIFO data, and FIFO count is in Little Endian format       |
| 1     | SREG_DATA_ENDIAN_SEL | 1: Sensor data, FIFO data, and FIFO count is in Big Endian format          |
|       |                      | Note: User must set register field SREG_DATA_ENDIAN_SEL to 1, to enable    |
|       |                      | Big Endian data format for data in Sensor Data Registers and FIFO, and for |
|       |                      | FIFO Count.                                                                |
| 0     | -                    | Reserved                                                                   |

# 19.51 SIFS\_I3C\_STC\_CFG

Name: SIFS\_I3C\_STC\_CFG Address: 104 (68h) Serial IF: R/W

Reset value: 0x23 Clock Domain: MCLK

| BIT | NAME         | FUNCTION                                                                                                                                                                                                                                                                                                 |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | -            | Reserved                                                                                                                                                                                                                                                                                                 |
| 2   | I3C_STC_MODE | Enable the STC controller  0: Disable I3C STC.  1: Enable I3C STC.  Toggling this bit restarts the ODR frequency and phase correction operation as if the chip is out of reset.  The STC functionality can be enabled only if ACCEL_LP_CLK_SEL is set to 1; otherwise device may not behave as expected. |
| 1:0 | -            | Reserved                                                                                                                                                                                                                                                                                                 |

# 19.52 INT\_PULSE\_MIN\_ON\_INTFO

Name: INT\_PULSE\_MIN\_ON\_INTFO

Address: 105 (69h) Serial IF: R/W Reset value: 0x01 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                           |
|-----|----------------------|------------------------------------------------------------------------------------|
| 7:3 | -                    | Reserved                                                                           |
| 2:0 | INTO_TPULSE_DURATION | INTO interrupt pulse minimum "on" duration for host interface, when in pulse mode. |



|  | 0: 100μs (use only if ODR < 4kHz)                        |
|--|----------------------------------------------------------|
|  | 1: 8μs (required if ODR ≥ 4kHz, optional for ODR < 4kHz) |
|  | Other Settings: Reserved                                 |

# 19.53 INT\_PULSE\_MIN\_ON\_INTF1

Name: INT\_PULSE\_MIN\_ON\_INTF1

Address: 106 (6Ah) Serial IF: R/W Reset value: 0x01 Clock Domain: MCLK

| 0.00. | on Demand Medical    |                                                                                                                           |
|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                 | FUNCTION                                                                                                                  |
| 7:3   | -                    | Reserved                                                                                                                  |
|       |                      | INT1 interrupt pulse minimum "on" duration for host interface, when in pulse mode.                                        |
| 2:0   | INT1_TPULSE_DURATION | 0: 100μs (use only if ODR < 4kHz)<br>1: 8μs (required if ODR ≥ 4kHz, optional for ODR < 4kHz)<br>Other Settings: Reserved |

#### 19.54 INT\_PULSE\_MIN\_OFF\_INTFO

Name: INT\_PULSE\_MIN\_OFF\_INTFO

Address: 107 (6Bh)
Serial IF: R/W
Reset value: 0x01
Clock Domain: MCLK

| ВІТ | NAME                   | FUNCTION                                                                                                           |
|-----|------------------------|--------------------------------------------------------------------------------------------------------------------|
| 7:3 | -                      | Reserved                                                                                                           |
|     |                        | INTO interrupt pulse minimum "off" duration for host interface, indicates minimum interrupt de-assertion duration. |
| 2:0 | INTO_TDEASSERT_DISABLE | 0: 100μs<br>1: 8μs<br>Other Settings: Reserved                                                                     |

#### 19.55 INT\_PULSE\_MIN\_OFF\_INTF1

Name: INT\_PULSE\_MIN\_OFF\_INTF1

Address: 108 (6Ch) Serial IF: R/W Reset value: 0x01 Clock Domain: MCLK

| 0.00. |                        |                                                                                                                    |
|-------|------------------------|--------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                   | FUNCTION                                                                                                           |
| 7:3   | -                      | Reserved                                                                                                           |
|       |                        | INT1 interrupt pulse minimum "off" duration for host interface, indicates minimum interrupt de-assertion duration. |
| 2:0   | INT1_TDEASSERT_DISABLE | 0: 100μs<br>1: 8μs<br>Other Settings: Reserved                                                                     |



#### 19.56 ISR\_0\_7

Name: ISR\_0\_7 Address: 110 (6Eh) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                           | FUNCTION                                                                                                                                                                   |
|-----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -                              | Reserved                                                                                                                                                                   |
| 5   | INT_STATUS_ON_DEMAND<br>_PIN_0 | For IRQ0 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of on demand event.  O: Interrupt did not occur.  1: Interrupt occurred.   |
| 4   | -                              | Reserved                                                                                                                                                                   |
| 3   | INT_STATUS_EXT_ODR_DR DY_PIN_0 | For IRQ0 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of EXT ODR DRDY event.  0: Interrupt did not occur. 1: Interrupt occurred. |
| 2:1 | -                              | Reserved                                                                                                                                                                   |
| 0   | INT_STATUS_ACCEL_DRDY _PIN_0   | For IRQ0 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of Accel DRDY event.  0: Interrupt did not occur. 1: Interrupt occurred.   |

#### 19.57 ISR\_8\_15

Name: ISR\_8\_15 Address: 111 (6Fh) Serial IF: R/C Reset value: 0x00

| CIOCK | ock Domain: NICLK              |                                                                                                                                                                             |  |
|-------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT   | NAME                           | FUNCTION                                                                                                                                                                    |  |
| 7:6   | -                              | Reserved                                                                                                                                                                    |  |
| 5     | INT_STATUS_ON_DEMAND<br>_PIN_1 | For IRQ1 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of on demand event.  O: Interrupt did not occur.  1: Interrupt occurred.    |  |
| 4     | -                              | Reserved                                                                                                                                                                    |  |
| 3     | INT_STATUS_EXT_ODR_DR DY_PIN_1 | For IRQ1 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of EXT ODR DRDY event.  O: Interrupt did not occur.  1: Interrupt occurred. |  |
| 2:1   | -                              | Reserved                                                                                                                                                                    |  |
| 0     | INT_STATUS_ACCEL_DRDY _PIN_1   | For IRQ1 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of Accel DRDY event.  O: Interrupt did not occur.                           |  |



| Γ |  | 1: Interrupt occurred. |
|---|--|------------------------|
|   |  | 1. Interrupt occurred. |

#### 19.58 ISR\_16\_23

Name: ISR\_16\_23 Address: 112 (70h) Serial IF: R/C Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                              | FUNCTION                                                                                                                                                                   |
|-----|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -                                 | Reserved                                                                                                                                                                   |
| 5   | INT_STATUS_ON_DEMAND<br>_PIN_2    | For IRQ2 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of on demand event.  0: Interrupt did not occur.  1: Interrupt occurred.   |
| 4   | -                                 | Reserved                                                                                                                                                                   |
| 3   | INT_STATUS_EXT_ODR_DR<br>DY_PIN_2 | For IRQ2 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of EXT ODR DRDY event.  0: Interrupt did not occur. 1: Interrupt occurred. |
| 2:1 | -                                 | Reserved                                                                                                                                                                   |
| 0   | INT_STATUS_ACCEL_DRDY _PIN_2      | For IRQ2 interface, if this interrupt status bit is enabled, this bit is to flag the occurrence of Accel DRDY event.  O: Interrupt did not occur.                          |
|     |                                   | 1: Interrupt occurred.                                                                                                                                                     |

#### 19.59 STATUS\_MASK\_PIN\_0\_7

Name: STATUS\_MASK\_PIN\_0\_7

Address: 113 (71h)
Serial IF: R/W
Reset value: 0x3F
Clock Domain: MCLK

| BIT | NAME                           | FUNCTION                                                                                                                                                                                                   |
|-----|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -                              | Reserved                                                                                                                                                                                                   |
| 5   | INT_ON_DEMAND_PIN_O_<br>DIS    | For IRQ0, on-demand DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_ON_DEMAND_PIN_0 status bit is 1.  0: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion. |
| 4   | -                              | Reserved                                                                                                                                                                                                   |
| 3   | INT_EXT_ODR_DRDY_PIN_<br>O_DIS | For IRQ0, ODR DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_EXT_ODR_DRDY_PIN_0 status bit is 1.  0: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion.    |
| 2:1 | -                              | Reserved                                                                                                                                                                                                   |



| 0 | INT_ACCEL_DRDY_PIN_0_<br>DIS | For IRQ0, accel DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_ACCEL_DRDY_PIN_0 status bit is 1. |
|---|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
|   |                              | 0: Enable the Interrupt pin assertion.                                                                                          |
|   |                              | 1: No Interrupt pin assertion.                                                                                                  |

# 19.60 STATUS\_MASK\_PIN\_8\_15

Name: STATUS\_MASK\_PIN\_8\_15

Address: 114 (72h) Serial IF: R/W Reset value: 0x3F Clock Domain: MCLK

| CIUCK | DOITIGITI. IVICEN              |                                                                                                                                                                                                            |
|-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                           | FUNCTION                                                                                                                                                                                                   |
| 7:6   | -                              | Reserved                                                                                                                                                                                                   |
| 5     | INT_ON_DEMAND_PIN_1_<br>DIS    | For IRQ1, on-demand DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_ON_DEMAND_PIN_1 status bit is 1.  O: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion. |
| 4     | -                              | Reserved                                                                                                                                                                                                   |
| 3     | INT_EXT_ODR_DRDY_PIN_<br>1_DIS | For IRQ1, ODR DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_EXT_ODR_DRDY_PIN_1 status bit is 1.  O: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion.    |
| 2:1   | -                              | Reserved                                                                                                                                                                                                   |
| 0     | INT_ACCEL_DRDY_PIN_1_ DIS      | For IRQ1, accel DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_ACCEL_DRDY_PIN_1 status bit is 1.  O: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion.    |



# 19.61 STATUS\_MASK\_PIN\_16\_23

Name: STATUS\_MASK\_PIN\_16\_23

Address: 115 (73h) Serial IF: R/W Reset value: 0x3F Clock Domain: MCLK

| BIT | NAME                           | FUNCTION                                                                                                                                                                                                |  |
|-----|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6 | -                              | Reserved                                                                                                                                                                                                |  |
| 5   | INT_ON_DEMAND_PIN_2_<br>DIS    | Enables the eDMP to be run once when IRQ2 is triggered by setting the EDMP_ON_DEMAND_EN bit.                                                                                                            |  |
| 4   | -                              | Reserved                                                                                                                                                                                                |  |
| 3   | INT_EXT_ODR_DRDY_PIN_<br>2_DIS | For IRQ2, ODR DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_EXT_ODR_DRDY_PIN_2 status bit is 1.  0: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion. |  |
| 2:1 | -                              | Reserved                                                                                                                                                                                                |  |
| 0   | INT_ACCEL_DRDY_PIN_2_<br>DIS   | For IRQ2, accel DRDY event, this is to enable the interrupt pin assertion when the INT_STATUS_ACCEL_DRDY_PIN_2 status bit is 1.  0: Enable the Interrupt pin assertion.  1: No Interrupt pin assertion. |  |

#### 19.62 INT\_I2CM\_SOURCE

Name: INT\_I2CM\_SOURCE

Address: 116 (74h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCI | Clock Domain: Week    |                                                                |  |
|-------|-----------------------|----------------------------------------------------------------|--|
| BIT   | NAME                  | FUNCTION                                                       |  |
| 7:2   | -                     | Reserved                                                       |  |
| 1     | INT_STATUS_I2CM_SMC_E | 0: Does not automatically trigger eDMP operation on target ODR |  |
| 1     | XT_ODR_EN             | 1: Automatically triggers eDMP operation on target ODR         |  |
| 0     | -                     | Reserved                                                       |  |

#### 19.63 ACCEL\_WOM\_X\_THR

 $Name: ACCEL\_WOM\_X\_THR$ 

Address: 126 (7Eh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                                                                                                                       |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |          | Set X-axis Wake on Motion threshold                                                                                                                            |
| 7:0 | WOM_X_TH | Wake on Motion thresholds are expressed in fixed "mg" independently of the selected full-scale (format <u,8,0>, range [0g:1g], resolution 1g/256=~4mg)</u,8,0> |



#### 19.64 ACCEL\_WOM\_Y\_THR

Name: ACCEL\_WOM\_Y\_THR

Address: 127 (7Fh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                                                                                                                       |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |          | Set Y-axis Wake on Motion threshold                                                                                                                            |
| 7:0 | WOM_Y_TH | Wake on Motion thresholds are expressed in fixed "mg" independently of the selected full-scale (format <u,8,0>, range [0g:1g], resolution 1g/256=~4mg)</u,8,0> |

# 19.65 ACCEL\_WOM\_Z\_THR

Name: ACCEL\_WOM\_Z\_THR

Address: 128 (80h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                                                                                                                                       |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |          | Set Z-axis Wake on Motion threshold                                                                                                                            |
| 7:0 | WOM_Z_TH | Wake on Motion thresholds are expressed in fixed "mg" independently of the selected full-scale (format <u,8,0>, range [0g:1g], resolution 1g/256=~4mg)</u,8,0> |



#### **19.66 SELFTEST**

Name: SELFTEST Address: 144 (90h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME     | FUNCTION                                         |
|-----|----------|--------------------------------------------------|
| 7:6 | -        | Reserved                                         |
|     |          | 0: Z-axis gyroscope self-test is not enabled     |
| 5   | EN_GZ_ST | 1: Z-axis gyroscope self-test is enabled         |
|     |          |                                                  |
|     |          | Can be changed on-the-fly.                       |
|     |          | 0: Y-axis gyroscope self-test is not enabled     |
| 4   | EN_GY_ST | 1: Y-axis gyroscope self-test is enabled         |
| '   |          |                                                  |
|     |          | Can be changed on-the-fly.                       |
|     |          | 0: X-axis gyroscope self-test is not enabled     |
| 3   | EN_GX_ST | 1: X-axis gyroscope self-test is enabled         |
|     |          |                                                  |
|     |          | Can be changed on-the-fly.                       |
|     |          | 0: Z-axis accelerometer self-test is not enabled |
| 2   | EN AZ ST | 1: Z-axis accelerometer self-test is enabled     |
|     |          |                                                  |
|     |          | Can be changed on-the-fly.                       |
|     |          | 0: Y-axis accelerometer self-test is not enabled |
| 1   | EN AY ST | 1: Y-axis accelerometer self-test is enabled     |
|     |          |                                                  |
|     |          | Can be changed on-the-fly.                       |
|     |          | 0: X-axis accelerometer self-test is not enabled |
| 0   | EN_AX_ST | 1: X-axis accelerometer self-test is enabled     |
|     |          | Can be changed on-the-fly.                       |
|     |          | Can be changed on-the-riy.                       |

#### 19.67 IPREG\_MISC

Name: IPREG\_MISC Address: 151 (97h) Serial IF: R

Reset value: 0x02 Clock Domain: MCLK

| BIT | NAME        | FUNCTION                   |
|-----|-------------|----------------------------|
| 7:2 | -           | Reserved                   |
| 1   | EDMP IDLE   | 0: Indicates eDMP is busy. |
| 1   | EDIVIP_IDLE | 1: Indicates eDMP is idle. |
| 0   | -           | Reserved                   |



#### 19.68 SW\_PLL1\_TRIM

Name: SW\_PLL1\_TRIM Address: 162 (A2h)

Serial IF: R

Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME         | FUNCTION                                                                                                                                                                                                                                                                                                                     |
|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SW_PLL1_TRIM | Stores variation of PLL frequency test measurement vs. target value, used for SW applications. Value to trim =(PLL_measurement – 6144000Hz) / 6144000Hz * 2540. 6144000Hz is the target PLL freq. 2540 is the resolution coefficient: max register range / max oscillator frequency error = (2^7 - 1) / 5%, with a sign bit. |

# 19.69 FIFO\_SRAM\_SLEEP

Name: FIFO\_SRAM\_SLEEP Address: 167 (A7h) Serial IF: R/W

Reset value: 0x00
Clock Domain: MCLK

| CIOCK | lock Domain: MCLK     |                                                                                                                                                                                                                                            |
|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME                  | FUNCTION                                                                                                                                                                                                                                   |
| 7:2   | -                     | Reserved                                                                                                                                                                                                                                   |
|       |                       | Set selected SRAM bank global sleep mode                                                                                                                                                                                                   |
|       | FIFO_GSLEEP_SHARED_SR | Bit 0:  1. When set to 1: SRAM bank-0 will remain enabled 2. When 0: permits SRAM bank-0 to go to sleep mode a. SRAM bank goes to sleep, if not allocated as FIFO memory space b. If allocated as FIFO memory space, remains active unless |
| 1:0   | AM                    | FIFO is empty and sensors are off  Bit 1:                                                                                                                                                                                                  |
|       |                       | 1. When set to 1: SRAM bank-1 will remain enabled                                                                                                                                                                                          |
|       |                       | 2. When 0: Permits SRAM bank-1 to go to sleep mode                                                                                                                                                                                         |
|       |                       | a. SRAM bank goes to sleep, if not allocated as FIFO memory                                                                                                                                                                                |
|       |                       | space                                                                                                                                                                                                                                      |
|       |                       | b. If allocated as FIFO memory space, remains active unless FIFO is empty and sensors are off                                                                                                                                              |



# 20 USER BANK IPREG SYS1 REGISTER MAP – DESCRIPTIONS

This section describes the function and contents of each register within user bank IPREG\_SYS1. The registers described in this section are indirect access registers. Section 13 describes the procedure for accessing indirect access registers.

#### 20.1 IPREG\_SYS1\_REG\_42

Name: IPREG\_SYS1\_REG\_42

Address: 42 (2Ah) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                          |
|-----|----------------------|-------------------------------------------------------------------|
| 7:0 | CVDO V OFFLICED[7:0] | Low bits for X-gyro offset programmed by user. Range is ±62.5dps, |
| 7.0 | GYRO_X_OFFUSER[7:0]  | resolution is 7.5mdps.                                            |

#### 20.2 IPREG\_SYS1\_REG\_43

Name: IPREG\_SYS1\_REG\_43

Address: 43 (2Bh) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                            |
|-----|-----------------------|---------------------------------------------------------------------|
| 7:6 | -                     | Reserved                                                            |
| 5:0 | CVPO V OFFLICED[13:0] | Upper bits for X-gyro offset programmed by user. Range is ±62.5dps, |
| 3.0 | GYRO_X_OFFUSER[13:8]  | resolution is 7.5mdps.                                              |

#### 20.3 IPREG\_SYS1\_REG\_56

Name: IPREG\_SYS1\_REG\_56

Address: 56 (38h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                     |
|-----|---------------------|------------------------------------------------------------------------------|
| 7:0 | GYRO Y OFFUSER[7:0] | Low bits for Y-gyro offset programmed by user. Range is ±62.5dps, resolution |
| 7.0 | GTRO_T_OFFO3ER[7.0] | is 7.5mdps.                                                                  |

# 20.4 IPREG\_SYS1\_REG\_57

Name: IPREG\_SYS1\_REG\_57

Address: 57 (39h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                                   |
|-----|----------------------|--------------------------------------------------------------------------------------------|
| 7:6 | -                    | Reserved                                                                                   |
| 5:0 | GYRO_Y_OFFUSER[13:8] | Upper bits for Y-gyro offset programmed by user. Range is ±62.5dps, resolution is 7.5mdps. |



#### 20.5 IPREG\_SYS1\_REG\_70

Name: IPREG\_SYS1\_REG\_70 Address: 70 (46h)

Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                | FUNCTION                                                                                 |
|-----|---------------------|------------------------------------------------------------------------------------------|
| 7:0 | GYRO_Z_OFFUSER[7:0] | Low bits for Z-gyro offset programmed by user. Range is ±62.5dps, resolution is 7.5mdps. |

#### 20.6 IPREG\_SYS1\_REG\_71

Name: IPREG\_SYS1\_REG\_71

Address: 71 (47h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                            |
|-----|-----------------------|---------------------------------------------------------------------|
| 7:6 | -                     | Reserved                                                            |
| 5:0 | CVPO 7 OFFLICED[12:0] | Upper bits for Z-gyro offset programmed by user. Range is ±62.5dps, |
| 3.0 | GYRO_Z_OFFUSER[13:8]  | resolution is 7.5mdps.                                              |

### **20.7 IPREG\_SYS1\_REG\_166**

Name: IPREG\_SYS1\_REG\_166

Address: 166 (A6h) Serial IF: R/W Reset value: 0x1B Clock Domain: MCLK

| BIT | NAME          | FUNCTION                              |
|-----|---------------|---------------------------------------|
| 7   | -             | Reserved                              |
|     |               | Gyro SRC CTRL:                        |
|     |               | 0: Interpolator and FIR filter off    |
| 6:5 | GYRO_SRC_CTRL | 1: Interpolator off and FIR filter on |
|     |               | 2: Interpolator on and FIR filter on  |
|     |               | 3: Reserved (debug mode)              |
| 4:0 | -             | Reserved                              |

#### 20.8 **IPREG\_SYS1\_REG\_168**

Name: IPREG\_SYS1\_REG\_168

Address: 168 (A8h) Serial IF: R/W Reset value: 0x02 Clock Domain: MCLK

| BIT | NAME            | FUNCTION                                                                          |
|-----|-----------------|-----------------------------------------------------------------------------------|
| 7:2 | -               | Reserved                                                                          |
| 1   | GYRO_OIS_M6_BYP | 0: OIS path gyro notch filter not bypassed 1: OIS path gyro notch filter bypassed |
| 0   | -               | Reserved                                                                          |



# **20.9 IPREG\_SYS1\_REG\_170**

Name: IPREG\_SYS1\_REG\_170

Address: 170 (AAh) Serial IF: R/W Reset value: 0x0A Clock Domain: MCLK

| Clock Dolliam. McEk |                    |                                                |
|---------------------|--------------------|------------------------------------------------|
| BIT                 | NAME               | FUNCTION                                       |
|                     |                    | Select Bandwidth for Gyro OIS signal path HPF  |
|                     |                    | 000: Bypass                                    |
|                     |                    | 001: Reserved                                  |
| 7:5                 | GYRO_OIS_HPFBW_SEL | 010: 0.25Hz                                    |
|                     |                    | 011: 0.062Hz                                   |
|                     |                    | 100: 0.016Hz                                   |
|                     |                    | Others: Reserved                               |
|                     |                    | Gyro Low Power Mode Averaging Filter Selection |
|                     |                    | 0000: 1x                                       |
|                     |                    | 0001: 2x                                       |
|                     |                    | 0010: 4x                                       |
|                     |                    | 0011: 5x                                       |
|                     |                    | 0100: 7x                                       |
|                     |                    | 0101: 8x                                       |
| 4:1                 | GYRO_LP_AVG_SEL    | 0110: 10x                                      |
|                     |                    | 0111: 11x                                      |
|                     |                    | 1000: 16x                                      |
|                     |                    | 1001: 18x                                      |
|                     |                    | 1010: 20x                                      |
|                     |                    | 1011: 32x                                      |
|                     |                    | 1100: 64x                                      |
|                     |                    | Others: Reserved                               |
| 0                   | -                  | Reserved                                       |



# 20.10 IPREG\_SYS1\_REG\_171

Name: IPREG\_SYS1\_REG\_171 Address: 171 (ABh)

Serial IF: R/W Reset value: 0x09 Clock Domain: MCLK

| 6.6 cm 2 cm am 11.0 2.1. |                     |                                                                                  |
|--------------------------|---------------------|----------------------------------------------------------------------------------|
| BIT                      | NAME                | FUNCTION                                                                         |
| 7:3                      | -                   | Reserved                                                                         |
|                          |                     | Selects cut-off bandwidth for 1 <sup>st</sup> order LPF in Gyro AUX1 signal path |
|                          |                     | 000: Bypass                                                                      |
|                          |                     | 001: 1100Hz                                                                      |
|                          |                     | 010: 900Hz                                                                       |
| 2:0                      | GYRO_OIS_LPF1BW_SEL | 011: 600Hz                                                                       |
|                          |                     | 100: 285Hz                                                                       |
|                          |                     | 101: 139Hz                                                                       |
|                          |                     | 110: 65Hz                                                                        |
|                          |                     | 111: 65Hz                                                                        |

#### 20.11 IPREG\_SYS1\_REG\_172

Name: IPREG\_SYS1\_REG\_172

Address: 172 (ACh) Serial IF: R/W Reset value: 0x80 Clock Domain: MCLK

| BIT | NAME              | FUNCTION                                                                                                                                       |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GYRO_OIS_HPF1_BYP | 0: HPF not bypassed for Gyro AUX1 signal path 1: HPF bypassed for Gyro AUX1 signal path                                                        |
| 6:3 | -                 | Reserved                                                                                                                                       |
| 2:0 | GYRO_UI_LPFBW_SEL | Selects cut-off bandwidth for Gyro UI path LPF 000: Bypass 001: ODR/4 010: ODR/8 011: ODR/16 100: ODR/32 101: ODR/64 110: ODR/128 111: ODR/128 |

Note: When the FIR AAF is enabled, the signal path BW is decided by the FIR AAF and UI LPF combination. Please refer to AN-000365 ICM-456xx User Guide for details.



# 21 USER BANK IPREG SYS2 REGISTER MAP – DESCRIPTIONS

This section describes the function and contents of each register within user bank IPREG\_SYS2. The registers described in this section are indirect access registers. Section 13 describes the procedure for accessing indirect access registers.

#### 21.1 IPREG\_SYS2\_REG\_24

Name: IPREG\_SYS2\_REG\_24

Address: 24 (18h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                    |
|-----|----------------------|-----------------------------------------------------------------------------|
| 7:0 | ACCEL X OFFUSER[7:0] | Low bits for X-accel offset programmed by user. Range is ±1g, resolution is |
| 7.0 | ACCEL_X_OTTOSER[7.0] | 0.125mg.                                                                    |

#### 21.2 IPREG\_SYS2\_REG\_25

Name: IPREG\_SYS2\_REG\_25

Address: 25 (19h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                      |
|-----|-----------------------|-------------------------------------------------------------------------------|
| 7:6 | -                     | Reserved                                                                      |
| 5:0 | ACCEL X OFFUSER[13:8] | Upper bits for X-accel offset programmed by user. Range is ±1g, resolution is |
| 3.0 | ACCEL_X_OTTOSER[15.8] | 0.125mg.                                                                      |

#### 21.3 IPREG\_SYS2\_REG\_32

Name: IPREG\_SYS2\_REG\_32

Address: 32 (20h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                    |
|-----|----------------------|-----------------------------------------------------------------------------|
| 7:0 | ACCEL_Y_OFFUSER[7:0] | Low bits for Y-accel offset programmed by user. Range is ±1g, resolution is |
| 7.0 |                      | 0.125mg.                                                                    |

#### 21.4 IPREG\_SYS2\_REG\_33

Name: IPREG\_SYS2\_REG\_33

Address: 33 (21h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                               |
|-----|-----------------------|----------------------------------------------------------------------------------------|
| 7:6 | -                     | Reserved                                                                               |
| 5:0 | ACCEL_Y_OFFUSER[13:8] | Upper bits for Y-accel offset programmed by user. Range is ±1g, resolution is 0.125mg. |



### 21.5 IPREG\_SYS2\_REG\_40

Name: IPREG\_SYS2\_REG\_40

Address: 40 (28h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME                 | FUNCTION                                                                             |
|-----|----------------------|--------------------------------------------------------------------------------------|
| 7:0 | ACCEL_Z_OFFUSER[7:0] | Low bits for Z-accel offset programmed by user. Range is ±1g, resolution is 0.125mg. |

#### 21.6 IPREG\_SYS2\_REG\_41

Name: IPREG\_SYS2\_REG\_41

Address: 41 (29h)
Serial IF: R/W
Reset value: 0x00
Clock Domain: MCLK

| BIT | NAME                  | FUNCTION                                                                      |
|-----|-----------------------|-------------------------------------------------------------------------------|
| 7:6 | -                     | Reserved                                                                      |
| 5:0 | ACCEL_Z_OFFUSER[13:8] | Upper bits for Z-accel offset programmed by user. Range is ±1g, resolution is |
| 5.0 |                       | 0.125mg.                                                                      |

# 21.7 IPREG\_SYS2\_REG\_123

Name: IPREG\_SYS2\_REG\_123

Address: 123 (7Bh) Serial IF: R/W Reset value: 0x14 Clock Domain: MCLK

| BIT | NAME           | FUNCTION                              |
|-----|----------------|---------------------------------------|
| 7:2 | -              | Reserved                              |
|     |                | Accel SRC CTRL:                       |
|     |                | 0: Interpolator and FIR filter off    |
| 1:0 | ACCEL_SRC_CTRL | 1: Interpolator off and FIR filter on |
|     |                | 2: Interpolator on and FIR filter on  |
|     |                | 3: Reserved (debug mode)              |



# 21.8 IPREG\_SYS2\_REG\_129

Name: IPREG\_SYS2\_REG\_129

Address: 129 (81h) Serial IF: R/W Reset value: 0x02 Clock Domain: MCLK

| Clock | ock Domain: MCLK    |                                                 |  |
|-------|---------------------|-------------------------------------------------|--|
| BIT   | NAME                | FUNCTION                                        |  |
| 7     | -                   | Reserved                                        |  |
|       |                     | Select Bandwidth for Accel OIS signal path HPF  |  |
|       |                     | 000: Bypass                                     |  |
|       |                     | 001: Reserved                                   |  |
| 6:4   | ACCEL_OIS_HPFBW_SEL | 010: 0.25Hz                                     |  |
|       |                     | 011: 0.062Hz                                    |  |
|       |                     | 100: 0.016Hz                                    |  |
|       |                     | Others: Reserved                                |  |
|       |                     | Accel Low Power Mode Averaging Filter Selection |  |
|       |                     | 0000: 1x                                        |  |
|       |                     | 0001: 2x                                        |  |
|       |                     | 0010: 4x                                        |  |
|       |                     | 0011: 5x                                        |  |
|       |                     | 0100: 7x                                        |  |
|       | ACCEL_LP_AVG_SEL    | 0101: 8x                                        |  |
| 3:0   |                     | 0110: 10x                                       |  |
|       |                     | 0111: 11x                                       |  |
|       |                     | 1000: 16x                                       |  |
|       |                     | 1001: 18x                                       |  |
|       |                     | 1010: 20x                                       |  |
|       |                     | 1011: 32x                                       |  |
|       |                     | 1100: 64x                                       |  |
|       |                     | Others: Reserved                                |  |

# **21.9** IPREG\_SYS2\_REG\_130

Name: IPREG\_SYS2\_REG\_130

Address: 130 (82h) Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| CIOCI | Clock Bolliam. Week  |                                                                       |
|-------|----------------------|-----------------------------------------------------------------------|
| BIT   | NAME                 | FUNCTION                                                              |
| 7:6   | -                    | Reserved                                                              |
|       |                      | Selects cut-off bandwidth for 1st order LPF in Accel AUX1 signal path |
|       |                      | 000: Bypass                                                           |
|       |                      | 001: 1100Hz                                                           |
|       |                      | 010: 900Hz                                                            |
| 2:0   | ACCEL_OIS_LPF1BW_SEL | 011: 600Hz                                                            |
|       |                      | 100: 285Hz                                                            |
|       |                      | 101: 139Hz                                                            |
|       |                      | 110: 65Hz                                                             |
|       |                      | 111: 65Hz                                                             |



### 21.10 IPREG\_SYS2\_REG\_131

Name: IPREG\_SYS2\_REG\_131 Address: 131 (83h)

Serial IF: R/W Reset value: 0x00 Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                                                                                                                        |
|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | -                  | Reserved                                                                                                                                        |
| 2:0 | ACCEL_UI_LPFBW_SEL | Selects cut-off bandwidth for Accel UI path LPF 000: Bypass 001: ODR/4 010: ODR/8 011: ODR/16 100: ODR/32 101: ODR/64 110: ODR/128 111: ODR/128 |

Note: When the FIR AAF is enabled, the signal path BW is decided by the FIR AAF and UI LPF combination. Please refer to AN-000365 ICM-456xx User Guide for details.

#### 21.11 IPREG\_SYS2\_REG\_132

Name: IPREG\_SYS2\_REG\_132

Address: 132 (84h) Serial IF: R/W Reset value: 0x03 Clock Domain: MCLK

| BIT | NAME               | FUNCTION                                       |
|-----|--------------------|------------------------------------------------|
| 7:3 | -                  | Reserved                                       |
| 2   | ACCEL_OIS_M6_BYP   | 0: OIS path accel notch filter not bypassed    |
|     |                    | 1: OIS path accel notch filter bypassed        |
| 1   | -                  | Reserved                                       |
| 0   | ACCEL_OIS_HPF1_BYP | 0: HPF not bypassed for Accel AUX1 signal path |
| 0   |                    | 1: HPF bypassed for Accel AUX1 signal path     |



#### 22 REFERENCE

Please refer to the following application notes for additional information.

- IMU PCB Design and MEMS Assembly Guidelines (AN-000393)
- Understanding IMU Sensor Offset (AN-000257)
- TDK InvenSense IMU Calibration Application Note (AN-000265)
- ICM-456xx Errata Update (AN-000364)
- ICM-456xx User Guide (AN-000365)



# 23 REVISION HISTORY

| Revision Date | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01/15/2022    | 0.1      | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 04/10/2022    | 0.2      | Updated Sensor Specifications (Tables 1, 2, 3); Updated Absolute Maximum Ratings (Table 8); Updated Signal Descriptions (Table 9); Added Sections 13 to 18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 07/25/2022    | 1.0      | Updated VDDIO range information (Cover Page, Sections 1.2, 3.3.1, 3.7, 4.2, 4.3, 4.4); Added AC Electrical Characteristics (Table 4); Updated Interfaces Timing Information (Sections 3.4, 3.5, 3.6); Updated FIFO description (Section 5); Added IMEM_SRAM, IPREG_SYS1 and IPREG_SYS2 information (Section 13); Register Map Updates (Sections 15, 16, 17, 18, 19, 20, 21)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11/25/2023    | 1.1      | Updated device information (Sections 2.1, 2.2, 15, 16, 17, 20; Tables 1, 2); Updated Notes (Tables 1, 2, 3); Updated I3C <sup>SM</sup> maximum speed to 12.9MHz (Sections 2.4, 9.1, 9.2); Added note about INT2 availability when AUX1 is enabled/disabled (Table 10); Updated Section 4.12 description; Added information on interface mode switching (Section 9.1); Updated I3C <sup>SM</sup> compliance version (Section 9.2)  Added INT1_STATUS1 (Sections 15.1, 16.25); TMST_WOM_CONFIG (Sections 15.1, 16.34); FSYNC_CONFIGO (Sections 15.1, 16.35); FSYNC_CONFIG1 (Sections 15.1, 16.36); ODR_DECIMATE_CONFIG (Sections 15.1, 16.39); INT_APEX_CONFIGO (Sections 15.1, 16.52); INT2_STATUS1 (Sections 15.1, 16.78); IMEM_SRAM_REG_64, IMEM_SRAM_REG_154 to IMEM_SRAM_REG_157, IMEM_SRAM_REG_159, IMEM_SRAM_REG_160, IMEM_SRAM_REG_1168 to IMEM_SRAM_REG_185, IMEM_SRAM_REG_186, IMEM_SRAM_REG_1168 to IMEM_SRAM_REG_1203 (Sections 15.2, 17); SIFS_IXC_ERROR_STATUS (Sections 15.4, 19.39); INT_PULSE_MIN_ON_INTFO, INT_PULSE_MIN_ON_INTF1, INT_PULSE_MIN_OFF_INTFO, INT_PULSE_MIN_OFF_INTF1 (Sections 15.4, 19.52 to 19.55); STATUS_MASK_PIN_8_15 (Sections 15.4, 19.60); INT_I2CM_SOURCE (Sections 15.4, 19.62); ACCEL_WOM_X_THR, ACCEL_WOM_Y_THR, ACCEL_WOM_Z_THR (Sections 15.4, 19.63 to 19.65); SELFTEST (Sections 15.4, 19.66); SW_PLL1_TRIM (Sections 15.4, 19.68)  Updated EDMP_APEX_EN1 (Sections 15.1, 16.41); APEX_BUFFER_MGMT (Sections 15.1, 16.42); IOC_PAD_SCENARIO (Sections 15.1, 16.46); |
|               |          | (Sections 15.4, 19.63 to 19.65); SELFTEST (Sections 15.4, 19.66); SW_PLL1_TRIM (Sections 15.4, 19.68)  Updated EDMP_APEX_EN1 (Sections 15.1, 16.41); APEX_BUFFER_MGMT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



This information furnished by InvenSense or its affiliates ("TDK InvenSense") is believed to be accurate and reliable. However, no responsibility is assumed by TDK InvenSense for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications are subject to change without notice. TDK InvenSense reserves the right to make changes to this product, including its circuits and software, in order to improve its design and/or performance, without prior notice. TDK InvenSense makes no warranties, neither expressed nor implied, regarding the information and specifications contained in this document. TDK InvenSense assumes no responsibility for any claims or damages arising from information contained in this document, or from the use of products and services detailed therein. This includes, but is not limited to, claims or damages based on the infringement of patents, copyrights, mask work and/or other intellectual property rights.

Certain intellectual property owned by InvenSense and described in this document is patent protected. No license is granted by implication or otherwise under any patent or patent rights of InvenSense. This publication supersedes and replaces all information previously supplied. Trademarks that are registered trademarks are the property of their respective companies. TDK InvenSense sensors should not be used or sold in the development, storage, production or utilization of any conventional or mass-destructive weapons or for any other weapons or life threatening applications, as well as in any other life critical applications such as medical equipment, transportation, aerospace and nuclear instruments, undersea equipment, power plant equipment, disaster prevention and crime prevention equipment.

©2023 InvenSense. All rights reserved. InvenSense, MotionTracking, MotionProcessing, MotionProcessor, MotionFusion, MotionApps, DMP, AAR, and the InvenSense logo are trademarks of InvenSense, Inc. The TDK logo is a trademark of TDK Corporation. Other company and product names may be trademarks of the respective companies with which they are associated.



©2023 InvenSense. All rights reserved.